

# SGM41526/SGM41527 1.6MHz Synchronous Li-Ion and Li-Polymer Stand-Alone Battery Chargers with Automatic Power Path Selector

### **FEATURES**

- 4A Synchronous 1.6MHz PWM Charger
  - Cycle-by-Cycle Current Limit
  - Integrated 24V Switching MOSFETs
  - Integrated Bootstrap Diode
  - Digital Soft-Start
- Up to 95.2% Charge Efficiency
- 30V Absolute Maximum Input Voltage Rating with Adjustable Over-Voltage Threshold
- 4.5V to 22V Input Operating Voltage Range
- Automatic Power Path Selector (Battery/Adapter)
- Dynamic Power Management (DPM)
- Battery Charge Voltage
  - SGM41526: Select 2-, 3-, or 4-Cell with 4.2V/Cell
  - SGM41527: Adjustable Charge Voltage
- Less than 18µA Battery Current (No Adapter)
- Less than 1.3mA Input Current (Charge Disabled)

- High Accuracy
  - ±0.5% Charge Voltage Regulation
  - ±4% Charge Current Regulation
  - ±4% Input Current Regulation
- Safety
  - Thermal Regulation (Current Limit for T<sub>J</sub> = +120°C)
  - Thermal Shutdown
  - Battery Thermistor Sense Hot/Cold Charge Suspend
  - Input Under-Voltage Lockout (UVLO)
  - Input Over-Voltage (ACOV) Protection

### **APPLICATIONS**

Tablet PCs

Portable Terminals and Printers

Portable Medical Equipment

**Battery Backup Systems** 

### TYPICAL APPLICATION



Figure 1. SGM41526 Typical Application Circuit (with a 2-Cell Battery)



### **GENERAL DESCRIPTION**

The SGM41526 and SGM41527 are stand-alone Li-lon and Li-polymer battery chargers and power path management devices with integrated PWM switches for the chargers. They also include gate drivers for external power path selector MOSFETs. The synchronous PWM controller runs at a fixed frequency (1.6MHz) and is capable of providing accurate regulation of charge voltage, charge current and input current. They are capable of providing continuous battery pack temperature monitoring in which the charge is only allowed when the temperature is within the desired range. The SGM41526 can charge 2-, 3- or 4-cell (selected by CELL pin); while the SGM41527 has an adjustable charge voltage for up to 4 cells. In the SGM41527, the FB pin is used for charge voltage regulation (feedback) using an internal 2.1V reference and comparator.

Typically, a full battery charging cycle has three consequent phases: pre-conditioning, constant current and constant voltage. The charge current is small during the pre-conditioning phase in which battery is heavily depleted. When the battery voltage exceeds a threshold voltage, the charge current increases to its maximum (fast charge current) until the battery voltage reaches its regulation level. Then the voltage is regulated and charge current drops. The starting phase is determined by the initial battery state of charge sensed through the battery voltage. Charging is terminated when the charge current drops below 10% of the fast charge value. A programmable safety charge timer is provided to prevent prolonged charging if it is naturally not terminated for any reason. A charge cycle is automatically started (or restarted) if the battery voltage falls below a predetermined threshold.

The device enters low quiescent current sleep mode if the input voltage falls below the battery voltage.

The SGM41526 and SGM41527 use dynamic power management (DPM) to prevent overloading of the input source (AC adaptor). With DPM, the output charge current is reduced if the input power limit is reached. A precision current-sense amplifier measures the input current to monitor the overall system power.

Gate driver outputs are provided for power path selection that can be achieved by 3 external switches. Two N-type back-to-back MOSFETs (Q1, Q2) are used as input pair (adapter power in and reverse blocking control) along with a P-type (Q3) that is used to control the battery connection to the system bus. When a qualified adapter is present, the system is directly connected to the input (adapter) and is powered from the input source. Otherwise, the system is connected to the battery by the device. In addition, the power path control prevents battery from boosting back and powering the input.

The SGM41526 and SGM41527 can charge the battery from a DC source with a voltage as high as 22V. This range covers common adapter voltages and the car battery voltage. The input over-voltage limit is adjustable and if a high DC voltage is inserted, Q1 and Q2 remain off to prevent damage to the system.

For 1-cell applications (only applicable to SGM41527), if the battery is not removable, the design can be simplified by direct connection of the battery to the system. In this configuration, the battery can automatically assist the input source if it is overloaded.

The SGM41526 and SGM41527 are available in a Green TQFN-5.5×3.5-24L package. It can operate over an ambient temperature range of -40°C to +85°C.

### PACKAGE/ORDERING INFORMATION

| MODEL    | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING        | PACKING<br>OPTION   |
|----------|------------------------|-----------------------------------|--------------------|---------------------------|---------------------|
| SGM41526 | TQFN-5.5×3.5-24L       | -40°C to +85°C                    | SGM41526YTQQ24G/TR | SGM41526<br>YTQQ<br>XXXXX | Tape and Reel, 3000 |
| SGM41527 | TQFN-5.5×3.5-24L       | -40°C to +85°C                    | SGM41527YTQQ24G/TR | SGM41527<br>YTQQ<br>XXXXX | Tape and Reel, 3000 |

#### MARKING INFORMATION

NOTE: XXXXX = Date Code, Trace Code and Vendor Code.



Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

### **ABSOLUTE MAXIMUM RATINGS**

| AGND Referenced Voltages          |                |
|-----------------------------------|----------------|
| PVCC                              | 0.3V to 24V    |
| AVCC, ACP, ACN, ACDRV, CMSRC, ST  | ΓΑΤ0.3V to 30V |
| BTST                              | 0.3V to 30V    |
| nBATDRV, SRP, SRN                 | 0.3V to 24V    |
| SW                                | 2V to 24V      |
| FB (SGM41527)                     | 0.3V to 24V    |
| CELL (SGM41526), OVPSET, REGN, T  | S, TTC         |
|                                   | 0.3V to 7V     |
| VREF, ISET, ACSET                 |                |
| PGND                              | 0.3V to 0.3V   |
| Differential Voltages             |                |
| SRP-SRN, ACP-ACN                  | 0.5V to 0.5V   |
| Package Thermal Resistance        |                |
| TQFN-5.5×3.5-24L, θ <sub>JA</sub> | TBD°C/W        |
| Junction Temperature              | +150°C         |
| Storage Temperature Range         | 65°C to +150°C |
| Lead Temperature (Soldering, 10s) | +260°C         |
|                                   |                |

#### RECOMMENDED OPERATING CONDITIONS

| Input Voltage Range, V <sub>IN</sub>         | 4.5V to 22V                     |
|----------------------------------------------|---------------------------------|
| Output Voltage, V <sub>BAT</sub>             | 18V (MAX)                       |
| Output Current Range (R <sub>SR</sub> = 10mg | Ω), I <sub>OUT</sub> 0.6A to 4A |
| Maximum Differential Voltage                 |                                 |
| SRP-SRN, ACP-ACN                             | 200mV to 200mV                  |
| Operating Temperature Range                  | 40°C to +85°C                   |

#### **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

### **ESD SENSITIVITY CAUTION**

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

#### **DISCLAIMER**

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.

### **PIN CONFIGURATION**



### **PIN DESCRIPTION**

| PIN   | NAME  | TYPE | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 24 | SW    | Р    | Switching Node. Connect SW pin to the output inductor and also to a bootstrap capacitor from BTST pin.                                                                                                                                                                                                                                                                                                                                                                            |
| 2, 3  | PVCC  | Р    | Charger Input Voltage. Decouple with at least 10µF ceramic capacitor from PVCC pin to PGND placed as close as possible to IC.                                                                                                                                                                                                                                                                                                                                                     |
| 4     | AVCC  | Р    | IC Supply Power. Place an RC filter $(10\Omega-1\mu F)$ with ceramic capacitor from input power to AVCC pin to AGND and place capacitor close to the IC. For 5V input, a minimum $5\Omega$ resistor is recommended. The device under-voltage lockout (UVLO) is sensed on AVCC pin (typically 3.3V rising with 0.21V hysteresis).                                                                                                                                                  |
| 5     | ACN   | I    | Adapter Current Sense Resistor Negative Input. A 0.1µF ceramic capacitor is placed from ACN to ACP for differential-mode filtering. An optional 0.1µF ceramic capacitor is placed from ACN pin to AGND for common-mode filtering.                                                                                                                                                                                                                                                 |
| 6     | ACP   | P/I  | Adapter Current Sense Resistor Positive Input. A 0.1µF ceramic capacitor is placed from ACN pin to ACP pin to provide differential-mode filtering. A 0.1µF ceramic capacitor is placed from ACP pin to AGND for common-mode filtering.                                                                                                                                                                                                                                            |
| 7     | CMSRC | 0    | Connect with a $4.02k\Omega$ Resistor to the Common Source of the Input MOSFET ACFET (Q1) and RBFET (Q2) to Control the Turn-On Speed and Limit Inrush Current. The external resistor between ACDRV pin and CMSRC pin must be $500k\Omega$ or larger.                                                                                                                                                                                                                             |
| 8     | ACDRV | 0    | Gate Driver Output for Input Switches. Connect with a $4.02k\Omega$ resistor to the common gate of the external N-channel ACFET and RBFET (reverse conduction blocking) power MOSFETs. Connect both FETs as common source. It has a break-before-make logic with respect to the nBATDRV and acts asymmetrical allowing quick turn-off and slow turn-on.                                                                                                                           |
| 9     | STAT  | 0    | Open-Drain Charge Status Output Pin with $10k\Omega$ External Pull-Up to the Power Rail. It can be used to drive a status LED or to communicate with the host processor. The STAT pin acts as follows: During charge: low (LED ON). Charge completed, charger in sleep mode or charge disabled: high (LED OFF). Charge suspend (in response to a fault): 0.5Hz, including charge suspend, input over-voltage, battery over-voltage, timer fault and battery absent. (LED BLINKS). |

# **PIN DESCRIPTION (continued)**

| PIN    | NAME               | TYPE | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10     | TS                 | I    | Temperature Qualification Voltage Input. Connect to a negative temperature coefficient thermistor (NTC) that can sense the battery temperature. A resistor divider from VREF to TS to AGND can be used to program the hot and cold temperature window which can be set from 5°C to 40°C or wider. It is recommended to use a 103AT type thermistor for battery pack temperature sensing.                                                                                                  |
| 11     | TTC                | I    | Safety Timer and Termination Control. Set the fast charge safety timer by connecting a capacitor from this pin to AGND with a rate of 5.6min/nF. Pre-charge timer is fixed at 30 minutes. Safety timer is disabled by pulling this pin low or high, but charge termination is disabled only when it is pulled low.                                                                                                                                                                        |
| 12     | VREF               | Р    | 3.3V Voltage Reference Output Internally Powered from AVCC Pin. Decouple with a 1 $\mu$ F ceramic capacitor from VREF pin to AGND close to the IC. VREF is used for programming ISET, ACSET and TS pins. It can also serve as pull-up rail for STAT and CELL pins.                                                                                                                                                                                                                        |
| 13     | ISET               | I    | Program Pin for Charge Current Settings. The voltage on this pin and the charge shunt resistor $R_{SR}$ determine the fast charge current. $V_{ISET}$ voltage can be set by a resistor divider (VREF-ISET-AGND). $I_{CHG} = \frac{V_{ISET}}{20 \times R_{SR}}$ The pre-charge and termination currents are internally set to 10% of the $I_{CHG}$ . The charger disables when ISET voltage is pulled below 40mV and enables if it exceeds 120mV.                                          |
|        | CELL<br>(SGM41526) |      | Cell Selection Pin for SGM41526. Set it low for 4-cell battery, floating for 2-cell, and set high for 3-cell battery. Cell voltage regulation is fixed at 4.2V per cell.                                                                                                                                                                                                                                                                                                                  |
| 14     | FB<br>(SGM41527)   | ı    | Feedback Pin for Regulating the Charge Voltage in SGM41527 in the Constant-Voltage Mode. A resistor divider from battery terminal ( $V_{BAT}$ ) to FB ( $V_{FB}$ ) to AGND sets the charge voltage. Output voltage is regulated to keep 2.1V on FB pin during constant-voltage mode.                                                                                                                                                                                                      |
| 15     | SRN                | I    | Charge Current Sense Resistor, Negative Input. A shunt resistor is connected between SRN pin and SRP pin to sense charge current. A 100nF ceramic capacitor is needed between SRN pin and SRP pin for differential-mode filtering. Use another 100nF capacitor between SRN and AGND for common-mode filtering.                                                                                                                                                                            |
| 16     | SRP                | I/P  | Charge Current Sense Resistor, Positive Input. A 100nF ceramic capacitor is needed between SRN pin and SRP pin for differential-mode filtering. A 100nF ceramic capacitor can also be used between SRP pin and AGND for common-mode filtering.                                                                                                                                                                                                                                            |
| 17     | ACSET              | ı    | Program Pin to Set Input Current Limit for Dynamic Power Management. A voltage divider from VREF to ACSET to AGND can be used to set this parameter along with the input shunt resistor $R_{AC}$ : $I_{DPM} = \frac{V_{ACSET}}{20 \times R_{AC}}$                                                                                                                                                                                                                                         |
| 18     | OVPSET             | I    | Program Pin for Input Over-Voltage Detection. A resistor voltage divider from input to OVPSET to AGND can be used to set this voltage. An input over-voltage (ACOV) is detected if OVPSET voltage exceeds the internal 1.6V reference. A voltage below 0.572V indicates an input under-voltage (ACUV). If any of the two cases happen, the charge will terminate and input switch pair (ACFET/RBFET) will be turned off. The STAT pin will start to blink, reporting the fault condition. |
| 19     | nBATDRV            | 0    | Gate Driver Output for External P-Type Power MOSFET (Battery Discharge Path). Use a $1k\Omega$ resistor to connect this pin to the gate of the BATFET (Q3). The source of the BATFET connects to the system and the drain connects to the battery positive terminal. The internal gate driver is asymmetrical to allow a quick turn-off and slow turn-on to limit inrush currents. This gate driver has a break-before-make logic with respect to the ACDRV gate driver (input switch).   |
| 20     | REGN               | Р    | 5V Internal Supply for the PWM Low-side Switch Driver. Connect a $1\mu F$ ceramic decoupling capacitor from REGN pin to PGND pin close to the IC. High-side driver bootstrap voltage is generated by the integrated diode from REGN pin to BTST pin.                                                                                                                                                                                                                                      |
| 21     | BTST               | Р    | PWM High-side Driver Supply. Connect a 47nF bootstrap capacitor from SW pin to BTST pin.                                                                                                                                                                                                                                                                                                                                                                                                  |
| 22, 23 | PGND               | Р    | Power Ground. Ground connection for power converter. On the PCB layout, connect this pin directly to ground points of the input and output capacitors of the charger. PGND connects to AGND only through in one point on thermal pad under the IC.                                                                                                                                                                                                                                        |
| EP     | AGND               | Р    | Exposed Pad Beneath the IC. Always solder thermal pad to the board. Use vias to transfer heat to the back side and other layers of PCB. Thermal pad acts as AGND and only connects to PGND at one single point.                                                                                                                                                                                                                                                                           |

#### NOTE:

1. I = Input, O = Output, P = Power.



### **ELECTRICAL CHARACTERISTICS**

 $(T_J = -40^{\circ}C \text{ to } +85^{\circ}C, 4.5V \le V_{PVCC}, V_{AVCC} \le 22V \text{ (referred to AGND), typical values at } T_J = +25^{\circ}C, \text{ unless otherwise noted.)}$ 

| PARAMETER                                                                   | SYMBOL                | CONDITIONS                                                                                                                                            | MIN  | TYP               | MAX | UNITS |  |
|-----------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|-----|-------|--|
| Operating Conditions                                                        |                       |                                                                                                                                                       |      |                   |     |       |  |
| AVCC Input Voltage Operating Range during Charging                          | $V_{\text{AVCC\_OP}}$ |                                                                                                                                                       | 4.5  |                   | 22  | V     |  |
| Quiescent Currents                                                          |                       |                                                                                                                                                       |      |                   |     |       |  |
| Rattony Discharge Current                                                   |                       | $V_{AVCC} > V_{UVLO}$ , $V_{SRN} > V_{AVCC}$ (Sleep),<br>$T_J = 0^{\circ}C$ to +85°C                                                                  |      | 7.4               | TBD |       |  |
| Battery Discharge Current<br>(Sum of Currents into AVCC, PVCC,<br>ACP, ACN) | I <sub>BAT</sub>      | BTST, SW, SRP, SRN, $V_{AVCC} > V_{UVLO}$ , $V_{AVCC} > V_{SRN}$ , $V_{ISET} < 40$ mV, $V_{BAT} = 12.6$ V, charge disabled                            |      | 18                | TBD | μA    |  |
| (61,7,614)                                                                  |                       | BTST, SW, SRP, SRN, $V_{AVCC} > V_{UVLO}$ , $V_{AVCC} > V_{SRN}$ , $V_{ISET} > 120 mV$ , $V_{BAT} = 12.6 V$ , charge done                             |      | 18                | TBD |       |  |
|                                                                             |                       | V <sub>AVCC</sub> > V <sub>UVLO</sub> , V <sub>AVCC</sub> > V <sub>SRN</sub> , V <sub>ISET</sub> < 40mV,<br>V <sub>BAT</sub> = 12.6V, charge disabled |      | 1.3               | TBD |       |  |
| Adapter Supply Current (Sum of Currents into AVCC, ACP, ACN)                | $I_{AC}$              | V <sub>AVCC</sub> > V <sub>UVLO</sub> , V <sub>AVCC</sub> > V <sub>SRN</sub> , V <sub>ISET</sub> > 120mV, charge enabled, no switching                |      | 1.4               | TBD | D mA  |  |
|                                                                             |                       | $V_{\text{AVCC}} > V_{\text{UVLO}}, V_{\text{AVCC}} > V_{\text{SRN}}, V_{\text{ISET}} > 120 \text{mV},$ charge enabled, switching                     |      | 15 <sup>(1)</sup> |     |       |  |
| Charge Voltage Regulation                                                   |                       |                                                                                                                                                       |      |                   |     |       |  |
|                                                                             |                       | CELL floating, 2-cell, measured on SRN                                                                                                                |      | 8.4               |     |       |  |
| SRN Regulation Voltage (SGM41526)                                           | $V_{BAT\_REG}$        | CELL to VREF, 3-cell, measured on SRN                                                                                                                 |      | 12.6              |     | V     |  |
|                                                                             |                       | CELL to AGND, 4-cell, measured on SRN                                                                                                                 |      | 16.8              |     |       |  |
|                                                                             |                       | $T_J = 0$ °C to +85°C                                                                                                                                 | TBD  |                   | TBD | 0/    |  |
| Charge Voltage Regulation Accuracy                                          |                       | T <sub>J</sub> = -40°C to +85°C                                                                                                                       | TBD  |                   | TBD | %     |  |
| Current Regulation - Fast Charge                                            |                       |                                                                                                                                                       |      |                   |     |       |  |
| ISET Voltage Range                                                          | V <sub>ISET</sub>     | $R_{SENSE} = 10m\Omega$                                                                                                                               | 0.12 |                   | 8.0 | V     |  |
| Charge Current Set Factor (Amps of Charge Current per Volt on ISET Pin)     | K <sub>ISET</sub>     | $R_{SENSE} = 10 m\Omega$                                                                                                                              |      | 5                 |     | A/V   |  |
| Ohama Oamad Baradatian Aasamaa                                              |                       | $V_{SRP-SRN} = 40 \text{mV}$                                                                                                                          | TBD  | 41.5              | TBD |       |  |
| Charge Current Regulation Accuracy (with Schottky Diode on SW)              |                       | $V_{SRP-SRN} = 20mV$                                                                                                                                  | TBD  | 21.2              | TBD | mV    |  |
|                                                                             |                       | $V_{SRP-SRN} = 5mV$                                                                                                                                   | TBD  | 5.4               | TBD |       |  |
| Charge Disable Threshold                                                    | $V_{ISET\_CD}$        | V <sub>ISET</sub> falling                                                                                                                             | TBD  | 50                |     | mV    |  |
| Charge Enable Threshold                                                     | $V_{ISET\_CE}$        | V <sub>ISET</sub> rising                                                                                                                              |      | 100               | TBD | mV    |  |
| Leakage Current into ISET                                                   | I <sub>ISET</sub>     | V <sub>ISET</sub> = 2V                                                                                                                                |      | 0.4               | TBD | nA    |  |
| Input Current Regulation                                                    |                       |                                                                                                                                                       |      |                   |     |       |  |
| Input DPM Current Set Factor (Amps of Input Current per Voltage on ACSET)   | $K_{DPM}$             | $R_{SENSE} = 10m\Omega$                                                                                                                               |      | 5                 |     | A/V   |  |
|                                                                             |                       | $V_{ACP-ACN} = 80 \text{mV}$                                                                                                                          | TBD  | 82                | TBD |       |  |
| James A. D. D. M. Common A. D. Statistical A. a.                            |                       | V <sub>ACP-ACN</sub> = 40mV                                                                                                                           | TBD  | 40.3              | TBD |       |  |
| Input DPM Current Regulation Accuracy (with Schottky Diode on SW)           |                       | V <sub>ACP-ACN</sub> = 20mV                                                                                                                           | TBD  | 20.4              | TBD | mV    |  |
| ,                                                                           |                       | V <sub>ACP-ACN</sub> = 5mV                                                                                                                            | TBD  | 5.5               | TBD |       |  |
|                                                                             |                       | $V_{ACP-ACN} = 2.5 \text{mV}$                                                                                                                         | TBD  | 3.1               | TBD |       |  |
| Leakage Current into ACSET Pin                                              | I <sub>ACSET</sub>    | V <sub>ACSET</sub> = 2V                                                                                                                               |      | 0.5               | TBD | nA    |  |

# **ELECTRICAL CHARACTERISTICS (continued)**

 $(T_J = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, 4.5\text{V} \le V_{PVCC}, V_{AVCC} \le 22\text{V} \text{ (referred to AGND), typical values at } T_J = +25^{\circ}\text{C}, \text{ unless otherwise noted.)}$ 

| PARAMETER                                                               | SYMBOL                         | cc                                           | NDITIONS                             | MIN | TYP    | MAX | UNITS |
|-------------------------------------------------------------------------|--------------------------------|----------------------------------------------|--------------------------------------|-----|--------|-----|-------|
| Current Regulation - Pre-Charge                                         |                                | •                                            |                                      |     |        |     |       |
| Pre-Charge Current Set Factor                                           | K <sub>IPRECHG</sub>           | Percentage of fas                            | t charge current                     |     | 10 (2) |     | %     |
| D 01 0 15 15 1                                                          |                                | V <sub>SRP-SRN</sub> = 4mV                   |                                      | TBD | 4.4    | TBD | .,    |
| Pre-Charge Current Regulation Accuracy                                  |                                | V <sub>SRP-SRN</sub> = 2mV                   |                                      | TBD | 2.4    | TBD | - mV  |
| Charge Termination                                                      | •                              |                                              |                                      |     | •      | •   |       |
| Termination Current Set Factor                                          | K <sub>TERM</sub>              | Percentage of fast charge current            |                                      |     | 10 (2) |     | %     |
| Termination Current Degulation Accuracy                                 |                                | V <sub>SRP-SRN</sub> = 4mV                   |                                      | TBD | 4      | TBD | m\/   |
| Termination Current Regulation Accuracy                                 |                                | V <sub>SRP-SRN</sub> = 2mV                   |                                      | TBD | 2      | TBD | mV    |
| Deglitch Time for Termination (Both Edges)                              | t <sub>TERM_DEG</sub>          |                                              |                                      |     | 100    |     | ms    |
| Termination Qualification Time                                          | t <sub>QUAL</sub>              | V <sub>SRN</sub> > V <sub>RECH</sub> and     | I <sub>CHG</sub> < I <sub>TERM</sub> |     | 250    |     | ms    |
| Termination Qualification Current                                       | I <sub>QUAL</sub>              | Discharge current detected                   | t once termination is                |     | 2      |     | mA    |
| Input Under-Voltage Lockout Comparator                                  | (UVLO)                         | 1                                            |                                      | 1   |        |     | ·     |
| AC Under-Voltage Rising Threshold                                       | V <sub>UVLO</sub>              | Measure on AVC                               | C                                    | TBD | 3.3    | TBD | V     |
| AC Under-Voltage Hysteresis, Falling                                    | V <sub>UVLO_HYS</sub>          | Measure on AVC                               | C                                    |     | 210    |     | mV    |
| Sleep Comparator (Reverse Discharging F                                 | Protection)                    |                                              |                                      |     | •      | •   | •     |
| Sleep Mode Threshold                                                    | V <sub>SLEEP</sub>             | V <sub>AVCC</sub> - V <sub>SRN</sub> falling |                                      | TBD | 90     | TBD | mV    |
| Sleep Mode Hysteresis                                                   | V <sub>SLEEP_HYS</sub>         | V <sub>AVCC</sub> - V <sub>SRN</sub> rising  |                                      |     | 210    |     | mV    |
| Sleep Deglitch to Disable Charge                                        | t <sub>SLEEP_FALL_CD</sub>     | V <sub>AVCC</sub> - V <sub>SRN</sub> falling |                                      |     | 1      |     | ms    |
| Sleep Deglitch to Turn Off Input FETs                                   | t <sub>SLEEP_FALL_FETOFF</sub> | V <sub>AVCC</sub> - V <sub>SRN</sub> falling |                                      |     | 5      |     | ms    |
| Deglitch to Enter Sleep Mode, Disable VREF and Enter Low Quiescent Mode | t <sub>SLEEP_FALL</sub>        | V <sub>AVCC</sub> - V <sub>SRN</sub> falling | g                                    |     | 100    |     | ms    |
| Deglitch to Exit SLEEP Mode, and Enable VREF                            | t <sub>SLEEP_PWRUP</sub>       | V <sub>AVCC</sub> - V <sub>SRN</sub> rising  | )                                    |     | 30     |     | ms    |
| ACN-SRN Comparator                                                      |                                |                                              |                                      |     |        |     |       |
| Threshold to Turn On BATFET                                             | V <sub>ACN-SRN</sub>           | V <sub>ACN-SRN</sub> falling                 |                                      | TBD | 180    | TBD | mV    |
| Hysteresis to Turn Off BATFET                                           | V <sub>ACN-SRN_HYS</sub>       | V <sub>ACN-SRN</sub> rising                  |                                      |     | 110    |     | mV    |
| Deglitch to Turn On BATFET                                              | t <sub>BATFETOFF_DEG</sub>     | V <sub>ACN-SRN</sub> falling                 |                                      |     | 2      |     | ms    |
| Deglitch to Turn Off BATFET                                             | t <sub>BATFETON_DEG</sub>      | V <sub>ACN-SRN</sub> rising                  |                                      |     | 50     |     | μs    |
| Battery LOWV Comparator                                                 |                                |                                              |                                      |     |        |     |       |
|                                                                         |                                |                                              | CELL floating, 2-cell                | TBD | 5.8    | TBD |       |
| Pre-Charge to Fast Charge Transition                                    | $V_{LOWV}$                     | SGM41526,<br>measure on SRN                  | CELL to VREF, 3-cell                 | TBD | 8.7    | TBD | V     |
|                                                                         |                                |                                              | CELL to AGND, 4-cell                 | TBD | 11.7   | TBD |       |
|                                                                         |                                | 00144500                                     | CELL floating, 2-cell                |     | 400    |     |       |
| Fast Charge to Pre-Charge Hysteresis                                    | $V_{LOWV\_HYS}$                | SGM41526,<br>measure on SRN                  | CELL to VREF, 3-cell                 |     | 600    |     | mV    |
|                                                                         |                                |                                              | CELL to AGND, 4-cell                 |     | 800    |     |       |
| V <sub>LOWV</sub> Rising Deglitch                                       | t <sub>PRE2FAS</sub>           | Delay to start fast                          | charge current                       |     | 25     |     | ms    |
| V <sub>LOWV</sub> Falling Deglitch                                      | t <sub>FAST2PRE</sub>          | Delay to start pre-                          | -charge current                      |     | 25     |     | ms    |

# **ELECTRICAL CHARACTERISTICS (continued)**

 $(T_J = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, 4.5\text{V} \le V_{PVCC}, V_{AVCC} \le 22\text{V} \text{ (referred to AGND), typical values at } T_J = +25^{\circ}\text{C}, \text{ unless otherwise noted.)}$ 

| PARAMETER                                                                 | SYMBOL                     | CON                                                        | IDITIONS                                   | MIN | TYP   | MAX | UNITS |
|---------------------------------------------------------------------------|----------------------------|------------------------------------------------------------|--------------------------------------------|-----|-------|-----|-------|
| Recharge Comparator                                                       |                            |                                                            |                                            |     |       |     |       |
| Recharge Threshold, Below Regulation                                      |                            |                                                            | CELL floating, 2-cell                      | TBD | 200   | TBD |       |
| Voltage Limit,<br>V <sub>BAT REG</sub> - V <sub>SRN</sub> (SGM41526),     | V <sub>RECHG</sub>         | SGM41526,<br>measure on SRN                                | CELL to VREF, 3-cell                       | TBD | 300   | TBD | mV    |
| or V <sub>FB_REG</sub> - V <sub>FB</sub> (SGM41527)                       |                            | measure on Sixiv                                           | CELL to AGND, 4-cell                       | TBD | 400   | TBD |       |
| V <sub>RECHG</sub> Rising Deglitch                                        | t <sub>RECH RISE DEG</sub> | V <sub>FB</sub> decreasing below                           | ow V <sub>RECHG</sub>                      |     | 10    |     | ms    |
| V <sub>RECHG</sub> Falling Deglitch                                       | t <sub>RECH_FALL_DEG</sub> | V <sub>FB</sub> increasing above                           | ve V <sub>RECHG</sub>                      |     | 10    |     | ms    |
| Battery Over-Voltage Comparator                                           | ·                          |                                                            |                                            |     |       |     |       |
| Over-Voltage Rising Threshold                                             | V <sub>OV_RISE</sub>       | As percentage of V or V <sub>FB_REG</sub> (SGM41           | ′ <sub>ВАТ_REG</sub> (SGM41526)<br>527)    |     | 103   |     | %     |
| Over-Voltage Falling Threshold                                            | V <sub>OV_FALL</sub>       | As percentage of V or V <sub>FB_REG</sub> (SGM41           |                                            |     | 102   |     | %     |
| Input Over-Voltage Comparator (ACOV)                                      |                            |                                                            |                                            |     |       |     |       |
| AC Over-Voltage Rising Threshold to Turn Off ACFET                        | V <sub>ACOV</sub>          | OVPSET rising                                              |                                            | TBD | 1.6   | TBD | V     |
| AC Over-Voltage Falling Hysteresis                                        | V <sub>ACOV_HYS</sub>      | OVPSET falling                                             |                                            |     | 40    |     | mV    |
| AC Over-Voltage Rising Deglitch to<br>Turn Off ACFET and Disable Charge   | t <sub>ACOV_RISE_DEG</sub> | OVPSET rising                                              |                                            |     | 1     |     | μs    |
| AC Over-Voltage Falling Deglitch to<br>Turn On ACFET                      | t <sub>ACOV_FALL_DEG</sub> | OVPSET falling                                             |                                            |     | 30    |     | ms    |
| Input Under-Voltage Comparator (ACUV                                      | ")                         |                                                            |                                            |     |       |     |       |
| AC Under-Voltage Falling Threshold to Turn Off ACFET                      | V <sub>ACUV</sub>          | OVPSET falling                                             |                                            | TBD | 0.572 | TBD | V     |
| AC Under-Voltage Rising Hysteresis                                        | V <sub>ACUV_HYS</sub>      | OVPSET rising                                              |                                            |     | 80    |     | mV    |
| AC Under-Voltage Falling Deglitch to<br>Turn Off ACFET and Disable Charge | t <sub>ACOV_FALL_DEG</sub> | OVPSET falling                                             |                                            |     | 1     |     | μs    |
| AC Under-Voltage Rising Deglitch to<br>Turn On ACFET                      | t <sub>ACOV_RISE_DEG</sub> | OVPSET rising                                              |                                            |     | 30    |     | ms    |
| Thermal Regulation                                                        | T                          | 1                                                          |                                            |     | ,     | 1   | T     |
| Junction Temperature Regulation Accuracy                                  | / T <sub>A_REG</sub>       | V <sub>ISET</sub> > 120mV, cha                             | rging                                      |     | 120   |     | °C    |
| Thermal Shutdown Comparator                                               |                            |                                                            |                                            |     |       |     |       |
| Thermal Shutdown Rising Temperature                                       | T <sub>SHUT</sub>          | Temperature rising                                         |                                            |     | 150   |     | °C    |
| Thermal Shutdown Hysteresis                                               | T <sub>SHUT_HYS</sub>      | Temperature falling                                        | l                                          |     | 20    |     | °C    |
| Thermal Shutdown Rising Deglitch                                          | T <sub>SHUT_RISE_DEG</sub> | Temperature rising                                         |                                            |     | 100   |     | μs    |
| Thermal Shutdown Falling Deglitch                                         | T <sub>SHUT_FALL_DEG</sub> | Temperature falling                                        | I                                          |     | 10    |     | ms    |
| Thermistor Comparator                                                     |                            |                                                            |                                            |     |       |     |       |
| Cold Temperature Threshold, TS Pin<br>Voltage Rising Threshold            | V <sub>LTF</sub>           | Charger suspends as percentage of V                        |                                            | TBD | 73.6  | TBD | %     |
| Cold Temperature Hysteresis, TS Pin<br>Voltage Falling                    | V <sub>LTF_HYS</sub>       | As percentage of V                                         | VREF                                       | TBD | 0.68  | TBD | %     |
| Hot Temperature TS Pin Voltage Rising Threshold                           | $V_{HTF}$                  | As percentage of V                                         | VREF                                       | TBD | 47.3  | TBD | %     |
| Cut-Off Temperature TS Pin Voltage<br>Falling Threshold                   | V <sub>TCO</sub>           | As percentage of V                                         | VREF                                       | TBD | 44.6  | TBD | %     |
| Deglitch Time for Temperature out of Range Detection                      | t <sub>TS_CHG_SUS</sub>    |                                                            | $V_{TCO}$ , or $V_{TS} < V_{HTF}$          |     | 20    |     | ms    |
| Deglitch Time for Temperature in Valid Range Detection                    | t <sub>TS_CHG_RESUME</sub> | $V_{TS} < V_{LTF} - V_{LTF\_HYS}$<br>or $V_{TS} > V_{HTF}$ | $_{\rm S}$ or $V_{\rm TS} > V_{\rm TCO}$ , |     | 400   |     | ms    |

# **ELECTRICAL CHARACTERISTICS (continued)**

 $(T_J = -40^{\circ}C \text{ to } +85^{\circ}C, 4.5V \le V_{PVCC}, V_{AVCC} \le 22V \text{ (referred to AGND), typical values at } T_J = +25^{\circ}C, \text{ unless otherwise noted.)}$ 

| PARAMETER                                                             | SYMBOL                  | CONDITIONS                                                                         | MIN | TYP               | MAX | UNITS  |
|-----------------------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------|-----|-------------------|-----|--------|
| Charge Over-Current Comparator (Cycle-b                               | y-Cycle)                |                                                                                    |     |                   |     |        |
| Charge Over-Current Rising Threshold, V <sub>SRP</sub> > 2.2V         | V <sub>OCP_CHRG</sub>   | Current as percentage of fast charge current                                       |     | 180               |     | %      |
| Charge Over-Current Limit Min, V <sub>SRP</sub> < 2.2V                | $V_{OCP\_MIN}$          | Measure V <sub>SRP-SRN</sub>                                                       |     | 46                |     | mV     |
| Charge Over-Current Limit Max, V <sub>SRP</sub> > 2.2V                | $V_{OCP\_MAX}$          | Measure V <sub>SRP-SRN</sub>                                                       |     | 77                |     | mV     |
| HSFET Over-Current Comparator (Cycle-b                                | y-Cycle)                |                                                                                    |     |                   |     |        |
| Current Limit on HSFET                                                | I <sub>OCP_HSFET</sub>  | Measure on HSFET                                                                   | TBD | 10                |     | Α      |
| Charge Under-Current Comparator (Cycle-                               | -by-Cycle)              |                                                                                    |     |                   |     |        |
| Charge Under-Current Falling Threshold                                | $V_{UCP}$               | Measure on V <sub>SRP-SRN</sub>                                                    | TBD | 5                 | TBD | mV     |
| Battery Short Comparator                                              |                         |                                                                                    | •   | •                 | •   |        |
| Battery Short Falling Threshold                                       | $V_{BATSHT}$            | Measure on SRN                                                                     |     | 2                 |     | V      |
| Battery Short Rising Hysteresis                                       | V <sub>BATSHT_HYS</sub> | Measure on SRN                                                                     |     | 200               |     | mV     |
| Deglitch on Both Edges                                                | t <sub>BATSHT_DEG</sub> |                                                                                    |     | 1                 |     | μs     |
| Charge Current during BAT_SHORT                                       | V <sub>BATSHT</sub>     | Percentage of fast charge current                                                  |     | 10 <sup>(2)</sup> |     | %      |
| VREF Regulator                                                        |                         |                                                                                    | •   | •                 | •   |        |
| VREF Regulator Voltage                                                | $V_{VREF\_REG}$         | V <sub>AVCC</sub> > V <sub>UVLO</sub> , no load                                    | TBD | 3.3               | TBD | V      |
| VREF Current Limit                                                    | I <sub>VREF_LIM</sub>   | V <sub>VREF</sub> = 0V, V <sub>AVCC</sub> > V <sub>UVLO</sub>                      | TBD | 50                | TBD | mA     |
| REGN Regulator                                                        |                         |                                                                                    | •   | •                 | •   |        |
| REGN Regulator Voltage                                                | $V_{REGN\_REG}$         | V <sub>AVCC</sub> > 10V, V <sub>ISET</sub> > 120mV                                 | TBD | 5                 | TBD | V      |
| REGN Current Limit                                                    | I <sub>REGN_LIM</sub>   | V <sub>REGN</sub> = 0V, V <sub>AVCC</sub> > 10V, V <sub>ISET</sub> > 120mV         | TBD | 60                | TBD | mA     |
| TTC Input                                                             |                         |                                                                                    | •   | •                 | •   |        |
| Pre-Charge Safety Timer                                               | t <sub>PRECHRG</sub>    | Pre-charge time before fault occurs                                                | TBD | 1800              | TBD | s      |
| Fast Charge Timer Range                                               | t <sub>FASTCHRG</sub>   | $T_{CHG} = C_{TTC} \times K_{TTC}$                                                 | TBD |                   | TBD | hr     |
| Fast Charge Timer Accuracy                                            |                         |                                                                                    | TBD |                   | TBD | %      |
| Timer Multiplier                                                      | K <sub>TTC</sub>        |                                                                                    |     | 5.6               |     | min/nF |
| TTC Low Threshold                                                     | $V_{TTC\_LOW}$          | TTC falling                                                                        |     | 0.33              | TBD | V      |
| TTC Source/Sink Current                                               | I <sub>TTC</sub>        |                                                                                    | TBD | 50                | TBD | μΑ     |
| TTC Oscillator High Threshold                                         | V <sub>TTC_OSC_HI</sub> |                                                                                    |     | 1.2               |     | V      |
| TTC Oscillator Low Threshold                                          | V <sub>TTC_OSC_LO</sub> |                                                                                    |     | 1                 |     | V      |
| Battery Switch (BATFET) Driver                                        |                         |                                                                                    |     | •                 | •   |        |
| BATFET Turn-Off Resistance                                            | R <sub>DS_BAT_OFF</sub> | V <sub>AVCC</sub> > 5V                                                             |     | 120               | TBD | Ω      |
| BATFET Turn-On Resistance                                             | R <sub>DS_BAT_ON</sub>  | V <sub>AVCC</sub> > 5V                                                             |     | 7.4               | TBD | kΩ     |
| BATFET Drive Voltage                                                  | $V_{BATDRV\_REG}$       | $V_{BATDRV\_REG} = V_{ACN} - V_{BATDRV}$ when $V_{AVCC} > 5V$ and BATFET is on     | TBD | 5.9               | TBD | V      |
| BATFET Power-Up Delay to Turn Off<br>BATFET after Adapter is Detected | t <sub>BATFET_DEG</sub> |                                                                                    |     | 30                |     | ms     |
| AC Switch (ACFET) Driver                                              |                         |                                                                                    |     |                   |     |        |
| ACDRV Charge Pump Current Limit                                       | I <sub>ACFET</sub>      | V <sub>ACDRV</sub> - V <sub>CMSRC</sub> = 5V                                       |     | 150               |     | μA     |
| Gate Drive Voltage on ACFET                                           | $V_{ACDRV\_REG}$        | V <sub>ACDRV</sub> - V <sub>CMSRC</sub> when V <sub>AVCC</sub> > V <sub>UVLO</sub> | TBD | 5.6               |     | V      |
| Maximum Load between ACDRV and CMSRC                                  | R <sub>ACDRV_LOAD</sub> |                                                                                    | TBD | 32                |     | kΩ     |

# **ELECTRICAL CHARACTERISTICS (continued)**

 $(T_J = -40^{\circ}C \text{ to } +85^{\circ}C, 4.5V \leq V_{PVCC}, V_{AVCC} \leq 22V \text{ (referred to AGND), typical values at } T_J = +25^{\circ}C, \text{ unless otherwise noted.)}$ 

| PARAMETER                                                                    | SYMBOL                       | CONDITIONS                                                                                             | MIN | TYP  | MAX | UNITS   |
|------------------------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------|-----|------|-----|---------|
| AC/BAT Switch Driver Timing                                                  |                              |                                                                                                        |     |      |     |         |
| Driver Dead Time                                                             | t <sub>DRV_DEAD</sub>        | Dead time when switching between ACFET and BATFET                                                      |     | 10   |     | μs      |
| Battery Detection                                                            |                              |                                                                                                        |     |      |     |         |
| Wake Timer                                                                   | t <sub>WAKE</sub>            | Max time charge is enabled                                                                             |     | 500  |     | ms      |
| Wake Current                                                                 | I <sub>WAKE</sub>            | $R_{SENSE} = 10m\Omega$                                                                                | TBD | 200  | TBD | mA      |
| Discharge Timer                                                              | t <sub>DISCH</sub>           | Max time discharge current is applied                                                                  |     | 1    |     | s       |
| Discharge Current                                                            | I <sub>DISCH</sub>           |                                                                                                        |     | 9.5  |     | mA      |
| Fault Current after a Time-Out Fault                                         | I <sub>FAULT</sub>           |                                                                                                        |     | 2    |     | mA      |
| Wake Threshold with Respect to V <sub>REG</sub> to Detect Absent during Wake | $V_{WAKE}$                   | Measure on SRN (SGM41526)                                                                              |     | 100  |     | mV/cell |
| Discharge Threshold to Detect Battery<br>Absent during Discharge             | $V_{	extsf{DISCH}}$          | Measure on SRN (SGM41526)                                                                              |     | 2.9  |     | V/cell  |
| Internal PWM                                                                 |                              |                                                                                                        |     |      |     |         |
| PWM Switching Frequency                                                      | $f_{\text{SW}}$              |                                                                                                        | TBD | 1600 | TBD | kHz     |
| Driver Dead Time (1)                                                         | t <sub>SW_DEAD</sub>         | Dead time when switching between LSFET and HSFET no load                                               |     | 30   |     | ns      |
| High-side MOSFET On-Resistance                                               | R <sub>DS_HI</sub>           | V <sub>BTST</sub> - V <sub>SW</sub> = 4.5V                                                             |     | 29   | TBD | mΩ      |
| Low-side MOSFET On-Resistance                                                | R <sub>DS_LO</sub>           |                                                                                                        |     | 33   | TBD | mΩ      |
| Bootstrap Refresh Comparator Threshold                                       | V <sub>BTST_REFRESH</sub>    | V <sub>BTST</sub> - V <sub>SW</sub> when low-side refresh pulse is requested, V <sub>AVCC</sub> = 4.5V | TBD | 3    |     | .,      |
| Voltage                                                                      |                              | V <sub>BTST</sub> - V <sub>SW</sub> when low-side refresh pulse is requested, V <sub>AVCC</sub> > 6V   | TBD | 3    |     | - V     |
| Internal Soft-Start (8 Steps to Regulatio                                    | n Current I <sub>CHG</sub> ) | ,                                                                                                      |     |      |     | II.     |
| Soft-Start Steps                                                             | SS_STEP                      |                                                                                                        |     | 8    |     | step    |
| Soft-Start Step Time                                                         | t <sub>SS_STEP</sub>         |                                                                                                        |     | 1.6  | 3   | ms      |
| Charger Section Power-Up Sequencing                                          |                              | ,                                                                                                      |     |      |     | -I      |
| Delay from ISET above 120mV to Start<br>Charging Battery                     | t <sub>CE_DELAY</sub>        |                                                                                                        |     | 1.5  |     | s       |
| Integrated BTST Diode                                                        |                              |                                                                                                        |     |      |     |         |
| Forward Bias Voltage                                                         | $V_{F}$                      | I <sub>F</sub> = 120mA at +25°C                                                                        |     | 0.85 |     | V       |
| Reverse Breakdown Voltage                                                    | $V_R$                        | I <sub>R</sub> = 2μA at +25°C                                                                          |     | 24   | TBD | V       |
| Logic IO Pin Characteristics (STAT, CEL                                      | .L)                          |                                                                                                        |     |      |     |         |
| STAT Output Low Saturation Voltage                                           | V <sub>OUT_LO</sub>          | Sink current = 5mA                                                                                     |     | 0.1  | TBD | V       |
| CELL Pin Input Low Threshold, 4-Cell (SGM41526)                              | V <sub>CELL_LO</sub>         | CELL pin voltage falling edge                                                                          |     | 0.4  | TBD | V       |
| CELL Pin Input Mid Threshold, 2-Cell (SGM41526)                              | V <sub>CELL_MID</sub>        | CELL pin middle level voltage                                                                          | TBD | 1.5  | TBD | V       |
| CELL Pin Input High Threshold, 3-Cell                                        | $V_{\text{CELL\_HI}}$        | CELL pin voltage rising edge                                                                           | TBD | 2.6  |     | V       |

#### NOTES:

- 1. Specified by design.
- 2. The minimum current is 120mA on  $10m\Omega$  sense resistor.

### TYPICAL PERFORMANCE CHARACTERISTICS













# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**













# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**



### **FUNCTIONAL BLOCK DIAGRAM**



Figure 2. Block Diagram

### **DETAILED DESCRIPTION**

The SGM41526 and SGM41527 are Li-Ion and Li-polymer fixed-frequency synchronous PWM battery chargers with integrated switching power MOSFETs. Power path management using external switches are provided along with accurate regulation of the input current, charge current and battery voltage. The internal block diagram is given in Figure 2.

### **Battery Voltage Regulation**

An accurate PWM voltage regulator is used for charge voltage regulation. For the SGM41526, the number of battery cells depends on the CELL pin. Two (CELL = floating), three (CELL = VREF) or four (CELL = AGND) cells can be connected in series with a fixed nominal voltage of 4.2V per cell. Table 1 shows the charge regulation voltage in each case.

Table 1. Defining Number of Battery Cells for SGM41526

| CELL Pin Voltage | Charge Voltage Regulation |
|------------------|---------------------------|
| Floating         | 8.4V (2 Cells)            |
| VREF             | 12.6V (3 Cells)           |
| AGND             | 16.8V (4 Cells)           |

For the SGM41527, the regulation voltage is adjustable. The FB voltage is compared to an internal 2.1V voltage reference like a conventional voltage regulator. The regulation voltage can be adjusted by using an external resistor divider on the battery voltage (output voltage). Connect the center point of the resistor divider to the FB pin. The battery regulation voltage (V<sub>BAT</sub>) in the SGM41527 is calculated by Equation 1:

$$V_{BAT} = 2.1V \times \left(1 + \frac{R_1}{R_2}\right) \tag{1}$$

Where

- R<sub>1</sub> is connected between the battery positive terminal and FB.
- R<sub>2</sub> is connected between FB and AGND.

### **Battery Current Regulation**

The maximum charging current for fast charge is set by the ISET input. Battery current is sensed by resistor  $R_{SR}$  connected between SRP and SRN. The equation for charge current is given by:

$$I_{\text{CHG}} = \frac{V_{\text{ISET}}}{20 \times R_{\text{SR}}} \tag{2}$$

The maximum of the full-scale SRP-SRN differential voltage is 40mV, and it determines the maximum charge current selectable by ISET. The maximum valid input voltage of ISET is 0.8V. For example, with a  $10m\Omega$  sense resistor, the maximum adjustable charge current is 4A, and with a  $20m\Omega$  resistor, it is 2A. If  $V_{ISET} = 0.5V$  and  $R_{SR} = 10m\Omega$ , the fast charge current is  $I_{CHG} = 2.5A$ .

Pulling the ISET voltage down to ground (below 40mV) disables the charger. To enable the charger, the ISET voltage should exceed 120mV. The minimum charge current is limited by the 120mV threshold level. For example, with  $R_{SR}$  = 10m $\Omega$  the minimum fast charge current is equal to or higher than 600mA.

As a protective feature, if the device junction temperature exceeds +120°C, the charge current folds back and is internally reduced to keep the junction temperature below +120°C.

### **Pre-Charge Phase**

If the battery voltage is lower than  $V_{LOWV}$  when the device is powered up, the charge will start with a small pre-charge current to safely recover the battery from deep discharge state. If the battery voltage still does not exceed the  $V_{LOWV}$  threshold after 30 minutes, charging will stop, and fault status will be declared by the status pins.  $V_{LOWV}$  is typically 2.9V/cell for SGM41526 and 1.45V on FB pin for SGM41527. The pre-charge current is 10% of the fast charge rate programmed by ISET voltage:

$$I_{PRECHARGE} = \frac{V_{ISET}}{200 \times R_{SR}}$$
 (3)

There is a 25ms deglitch time during transition between fast charge and pre-charge.

### **Typical Charge Cycle**

Figure 3 shows a complete charge cycle profile (battery voltage and current versus time) with all the three phases followed by a typical discharge and auto recharge. The charge is started assuming that the battery is in a deep discharge state (low battery voltage). After termination and stopping the charge, the battery is normally discharged by system loads. When the voltage falls below the recharge threshold, another cycle is initiated from fast charge, to bring the battery back to the full charge state. A new charge cycle starts if any of the following events happens:

- The sensed battery voltage falls below the recharge threshold (V<sub>RECH</sub>).
- A power-on-reset (POR).
- Disable and enable charge by pulling ISET pin below 40mV and then above 120mV, respectively.

Depending on the battery voltage, the charge is started with the proper phase. Charge sequence details will be explained in the next sections.



Figure 3. Typical Charge and Discharge Profile

### **DETAILED DESCRIPTION (continued)**

### **Regulation of the Input Current**

System current and battery charge current determine the total input current taken from the source (DC or AC adapter). System current may vary from zero to maximum load. Without dynamic power management (DPM), the source should be designed for maximum power demand needed for both charge and system in the same time. This leads to a bulky AC adapter and relatively higher cost. With DPM, the charge current is reduced when the system has high demand for power, such that the input current is regulated to a predefined maximum. Therefore, the AC adapter can be designed for lower power that results in the smaller adapter size and cost.

Input current regulation level of DPM is programmed by the voltage on ACSET pin and the input shunt resistor  $R_{AC}$ , as given in Equation 4:

$$I_{DPM} = \frac{V_{ACSET}}{20 \times R_{AC}} \tag{4}$$

The sense voltage across  $R_{AC}$  (typically 10m $\Omega$ ) is sent to ACP and ACN pins. A larger sense resistor improves the regulation accuracy but at the cost of higher resistive losses and more heat.

### **Termination, Recharge and Timers**

Charge current and voltage are continuously monitored during the voltage regulation phase. The charge cycle will be terminated if the battery is fully charged that is detected when (1) charge voltage exceeds recharge threshold ( $V_{RECH}$ ) and when (2) charge current falls below termination current threshold ( $I_{TERM}$ ). Charge voltage is sensed on the SRN pin of the SGM41526 and on the FB pin of the SGM41527. Recharge voltage threshold ( $V_{RECH}$ ) is a little bit lower than the regulation voltage and the termination current threshold ( $I_{TERM}$ ) is equal to 10% of the programmed fast charge current as given in Equation 5:

$$I_{\text{TERM}} = \frac{V_{\text{ISET}}}{200 \times R_{\text{SR}}} \tag{5}$$

For battery safety, prolonged charging must be avoided, so time limits are considered for charge phases. For pre-charge phase, a fixed 30-minute safety timer is employed. For the fast charge phase, an adjustable timer is used. This timer can be programmed by a capacitor ( $C_{TTC}$ ) connected between the TTC and AGND pins based on Equation 6:

$$t_{TTC} (min) = C_{TTC} (nF) \times K_{TTC} (min/nF)$$
 (6)

where K<sub>TTC</sub> is a constant typically equal to 5.6min/nF.

Connecting TCC pin to AGND disables both termination and fast charge timers. Connecting TCC pin to VREF disables the safety timer only and termination timer remains functioning.

### **Device Power-Up**

The device power pin (AVCC) can be supplied either from the battery or from the adapter. If AVCC voltage falls below UVLO threshold, the device remains disabled. If AVCC voltage exceeds UVLO threshold, the device is enabled and another comparator (charger sleep comparator) checks the AVCC voltage to identify the power source. If the adapter is detected and the AVCC voltage exceeds the SRN voltage (battery voltage), the charger exits the sleep mode and can be enabled for charging. If the AVCC voltage is lower than SRN, the charger enters the low quiescent current sleep mode to minimize power taken from the battery. In the sleep mode, the STAT pin goes to high-impedance state and VREF output is turned off.

### AVCC Input Under-Voltage Lockout (UVLO)

Usually the system cannot properly operate if AVCC voltage is too low (under-voltage), therefore the device is enabled until AVCC voltage exceeds a minimum level (UVLO). All circuits on the IC are disabled if AVCC falls below UVLO threshold, regardless of the source of power.



### **DETAILED DESCRIPTION (continued)**

### Input Over-Voltage/Under-Voltage Protection

The SGM41526 and SGM41527 provide over-voltage (OV) and under-voltage (UV) protections to avoid system damage due to high or low input supply voltage. The input is qualified if input voltage is within the UV and OV window. The ACOV and ACUV comparators monitor the OVPSET voltage. If it exceeds 1.6V (for OV) or falls below 0.572V (for UV), the charge will be disabled and both input switches (Q1 and Q2) will be turned off to disconnect the system from the power supply. A resistor divider from input source can be used to define the input qualification window. Unlike UVLO that acts on AVCC (powered from input supply or battery), the OV and UV protections act only on the input power supply.

### **Charge Enable and Disable**

If all following conditions are fulfilled, a charge will be started:

- V<sub>ISET</sub> > 120mV (enable charge).
- V<sub>AVCC</sub> > V<sub>UVLO</sub> (device not in UVLO).
- V<sub>AVCC</sub> > V<sub>SRN</sub> (charger not in sleep mode).
- 0.572V < V<sub>OVPSET</sub> < 1.6V (qualified power input).
- Not in Thermal Shutdown (T<sub>SHUT</sub>).
- No TS fault (battery temperature not too hot or cold).
- · Detect battery presence.
- · ACFET is turned on.
- TTC or pre-charge timers are not expired.
- REGN and VREF pins are at their normal voltage levels without overloading.

The device remains charging until the battery is fully charged (normal termination), unless the charge is disabled when  $V_{ISET}$  < 40mV or when any of the above conditions is not fulfilled during the charge.

### **Power Path Selection**

The SGM41526 and SGM41527 can automatically select the input adapter or battery as power source for the system. By default, the battery is connected to the system during power-up or in sleep mode. When an adapter with a qualified voltage is plugged in, the device exits sleep mode. The system is disconnected from the battery and connected to the adapter with a protective break-before-make logic. The ACFET turns on after 10µs dead time when BATFET is turned off, so that it avoids direct input to battery short that can cause over-current through the selector switches.

Both gates of the back-to-back MOSFET pair on the power input are driven by the ACDRV pin. The sources are connected together to the CMSRC pin (Figure 1). The drain of the RBFET (Q2) is connected to the ACP pin. Q2 is for reverse discharge protection to avoid current flow from the battery to the input source. Low  $R_{DS(ON)}$  switches are recommended for Q1 and Q2 to minimize conduction losses and heat generation. ACFET (Q1) is for separating the battery from adapter. This switch also limits the inrush current rise/fall rate (di/dt) when input adapter is connected to the system by controlling the turn-on time.

The nBATDRV gate driver output pin controls the BATFET (P-channel, Q3) placed between the battery and system with its drain connected to battery.

The ACFET remains off, as long as a qualified voltage is not detected, by applying zero gate-source voltage. ACFET separates the adapter from system.

If the device is not in UVLO and battery voltage is at least 0.18V above the system, the BATFET remains on by applying -5.9V to the gate-source through the nBATDRV pin (gate voltage clamps to ground if the system voltage is less than -5.9V). The conditions can be represented as:

- V<sub>AVCC</sub> > V<sub>UVLO</sub> (not in UVLO).
- $V_{ACN}$  <  $V_{SRN}$  + 180mV (BATFET  $V_{DS}$  > 0.18V).

The source pin of the BATFET is connected to the system, ACN pin and PVCC.



SGM41526 SGM41527

# 1.6MHz Synchronous Li-Ion/Li-Polymer Stand-Alone Battery Chargers with Automatic Power Path Selector

### **DETAILED DESCRIPTION (continued)**

If the input voltage is qualified and AVCC voltage is at least 0.21V above SRN (battery), the device can exit the sleep mode and transfer the system from battery to adapter. With the break-before-make logic, ACFET and BATFET remain off for 10µs before transition. At first the BATFET is turned off to disconnect battery from system by pulling up the nBATDRV voltage to ACN pin. Then the ACFET is turned on with a 5.6V gate drive voltage between the ACDRV and CMSRC pins, which is provided by an internal charge pump. The conditions for connecting the adapter to the system can be represented as follows:

- V<sub>ACUV</sub> < V<sub>OVPSET</sub> < V<sub>ACOV</sub>
- $V_{AVCC} > V_{SRN} + 210 \text{mV}$

When the adapter is removed or if the above conditions are no longer valid, ACFET is turned off and the device enters the sleep mode. BATFET remains off until the system voltage falls close to SRN (battery voltage). Then the BATFET turns on and connects the battery and system. An internal regulator drives nBATDRV pin to ACN - 5.9V to turn on BATFET.

Asymmetrical gate driving is used for fast turn-off and slow turn-on of the ACFET and BATFET. This will allow smooth transitions and soft connection of the system to the supply line. Turn-on delay can be increased by adding capacitance between the gate and source of the switches.

### **Charge Converter**

The charge converter in SGM41526/7 is a 1.6MHz PWM step-down regulator. The fixed switching frequency makes the filter design simple under all input/output or temperature conditions. Pulse skipping occurs if the duty cycle is approximately 97%. The converter uses a type III compensation network for the regulator that allows the use of low ESR ceramic capacitors on the output. The 1.6MHz sawtooth ramp voltage is compared to the error control signal to adjust the PWM duty cycle. The sawtooth amplitude is proportionally adjusted to the AVCC voltage (input feedforward) to compensate the impact of the input voltage variations on the loop gain and simplify the loop compensation.

### **Internal Charge Current Soft-Start**

The charge current automatically starts when fast charge mode begins to limit the stress on the converter components due to the current overshoots. During the soft-start, a total of 8 current levels are available for the programmed regulation current with an evenly spaced step. Each step lasts almost 1.6ms, for a typical soft-tart rise time of 12.8ms. No external components are needed for the soft-start function.

### **Charge Over-Current Protection**

The high-side MOSFET current in the converter is always monitored by a sense FET and if it exceeds the MOSFET current limit (typically 10A), the high-side MOSFET is turned off until the next cycle.

The charger also has a secondary cycle-to-cycle over-current protection in which the charge current is monitored, and if it exceeds 180% of the programmed charge current, the high-side MOSFET is turned off until the current falls below the over-current threshold.

#### **Charge Negative Current Protection**

When the battery is charged, the inductor current reduces and may become negative. It is important to prevent negative inductor current because it means that the converter is acting as a boost converter, sending power from the battery to the input source and capacitors. The boost effect can cause over-voltage on the input circuit and AVCC, which can damage the input components, device itself and the system. To prevent the boosting and negative charge current, the charge current sense voltage across the SRP-SRN is monitored and if it falls below 5mV the low-side switch is turned off for the rest of the switching cycle. This leads to discontinuous conduction mode (DCM) operation of the converter. Keeping lower switch off, limits the charging of bootstrap capacitor that feeds the high-side switch gate driver. A comparator always checks the high-side driver supply voltage and if it falls below 3V the low-side switch is turned on for a short period to refresh and recharge the bootstrap capacitor voltage. This protection overrides the negative charge current protection.



### **Battery Detection**

Battery presence detection is important and specially needed for the applications with removable batteries. The SGM41526 and SGM41527 use a reliable detection method for battery absence, battery insertion and battery removal. This detection procedure runs during power-up or when the battery voltage is lower than the recharge threshold. A low voltage on SRN pin (that connects to battery) can be detected due to battery discharge or battery removal. The detection process is designed such that the large capacitors on the charger output are not detected as battery. The detection flow chart is given in Figure 4.

Battery detection starts by applying a 9.5mA sink current though the SRN pin to the battery at power-up or when the SRN voltage falls below recharge threshold. If in 1s the battery voltage does not fall below the battery LOWV threshold, the battery is detected as present so the 9.5mA sink is turned off and the charge starts. If during the 1s period the battery voltage falls below battery LOWV threshold, the 9.5mA discharge is turned off and a small charge current (200mA) is applied. Now, if 0.5s timer times out and the battery voltage exceeds the recharge threshold, the detection is no-battery and the process will restart from beginning to detect insertion of the battery. If after the 0.5s period, the voltage does not exceed the recharge voltage threshold, the battery is detected as present and the proper charging phase will start.



Figure 4. SGM41526 and SGM41527 Battery Detection Flow Chart



Figure 5. Timing of the Battery Insertion Detection



### **DETAILED DESCRIPTION (continued)**

Note that the total output capacitance that appears parallel to the battery should not be too large such that with the applied sink or charge currents and timing the no-battery voltage changes fast and passes the detection thresholds within 1s or 0.5s periods. Equations 7 and 8 can be used to calculate the maximum output capacitances:

$$C_{\text{MAX}} = \frac{I_{\text{DISCH}} \times t_{\text{DISCH}}}{(4.1\text{V} - 2.9\text{V}) \times N_{\text{Cell}}} \quad \text{(for SGM41526)}$$

$$C_{MAX} = \frac{I_{DISCH} \times t_{DISCH}}{(2.05V - 1.45V) \times \left(1 + \frac{R_1}{R_2}\right)}$$
 (for SGM41527) (8)

where

 $C_{MAX}$  = maximum output capacitance.

 $I_{DISCH}$  = discharge current.

 $t_{DISCH}$  = discharge time.

N<sub>Cell</sub> = number of cells in the battery.

R<sub>1</sub> and R<sub>2</sub>: FB pin feedback resistors from the battery.

#### Example:

For a 3-cell Li+ charger (12.6V battery voltage regulation), with  $R_1 = 500k\Omega$ ,  $R_2 = 100k\Omega$ ,  $I_{DISCH} = 9.5mA$  and  $I_{DISCH} = 1s$ , the maximum allowed capacitance is:

$$C_{MAX} = \frac{9.5 \text{mA} \times 1\text{s}}{0.6 \text{V} \times \left(1 + \frac{500 \text{k}\Omega}{100 \text{k}\Omega}\right)} = 2.6 \text{mF}$$
 (9)

Therefore, the total capacitance on the battery node should be less than 2600µF.

### **Battery Short Protection**

During charge, if the battery voltage sensed on the SRN pin falls below 2V threshold, the battery is considered in short condition. The charge will quickly stop for a 1ms period followed by a soft-start toward the pre-charge current level to prevent over-current and saturation of the inductor. In battery short condition, the charger operates in nonsynchronous mode.

#### **Battery Over-Voltage Protection**

Battery voltage is continuously monitored for over-voltage protection. If the sensed voltage exceeds 102% of the regulation voltage, the converter high-side switch remains off. This protection reacts in one cycle. The over-voltage may occur due to a battery disconnection or load removal. The stored energy in the output capacitors is discharged by sinking a total of 6mA current through SRP and SRN pins to AGND. The charge will be disabled if the over-voltage condition is not cleared for more than 30ms.

#### **Battery Temperature Qualification**

Battery temperature is continuously monitored by measuring the voltage between the TS pin and AGND that is sensed by a NTC (negative temperature coefficient thermistor) attached to the battery pack. A resistor divider from VREF is used to adjust the temperature limits. The sensed voltage is compared against the internal thresholds to determine if the temperature is within the allowed range for charging. A charge cycle will start only if the battery temperature is within the  $V_{LTF}$  to  $V_{HTF}$  window. If during charge the battery get too hot or too cold and temperature goes out of the allowed range, the charge will suspend by turning off PWM switches. The charge resumes automatically if the temperature returns to the allowed window.

Figure 6 illustrates the temperature qualification function and the thresholds for the charge initiation, suspension and recovery.



Figure 6. Battery Temperature Qualification Function and Thresholds on the Sensed TS Pin Voltage

The TS pin resistor divider (Figure 7) can be calculated based on the hot and cold temperature levels recommended for the battery by Equation 10 and Equation 11:

$$R_{T2} = \frac{V_{VREF} \times R_{THCOLD} \times R_{THHOT} \times \left(\frac{1}{V_{LTF}} - \frac{1}{V_{TCO}}\right)}{R_{THHOT} \times \left(\frac{V_{VREF}}{V_{TCO}} - 1\right) - R_{THCOLD} \times \left(\frac{V_{VREF}}{V_{LTF}} - 1\right)}$$
(10)

$$R_{T1} = \frac{\frac{V_{VREF}}{V_{LTF}} - 1}{\frac{1}{R_{T2}} + \frac{1}{R_{THCOLD}}}$$
(11)

Using a 103AT type NTC thermistor in the battery pack and selecting  $T_{COLD} = 0^{\circ}C$  and  $T_{HOT} = 45^{\circ}C$  range for Li-Ion or Li-polymer battery, and recalling the NTC resistances at temperature limits from datasheet:

 $R_{THCOLD}$  = 27.28k $\Omega$  (103AT NTC resistance at 0°C)  $R_{THHOT}$  = 4.911k $\Omega$  (103AT NTC resistance at 45°C)

The resistors can be calculated as:

 $R_{T1} = 5.23k\Omega$ 

 $R_{T2}$  = 30.1k $\Omega$ 

The actual temperature range can be calculated based on the selected standard resistor values and NTC actual characteristics.



Figure 7. Battery Pack Temperature Sensing Network

### **MOSFET and Inductor Protection in Short Circuit Condition**

The SGM41526 and SGM41527 provide cycle-by-cycle short circuit protection by monitoring the voltage drop across  $R_{DS(ON)}$  of the MOSFETs. If a short is detected, the charger will be latched off, but the ACFET remains on to power the system from the input. Latch-off state can only be removed by recycling the input power (adapter). STAT output blinks during the fault condition.

### Thermal Regulation and Shutdown

The low thermal impedance of the TQFN package provides good cooling for the silicon. With the thermal regulation function the charge current folds back to reduce internal heat generation if the junction temperature exceeds  $+120^{\circ}$ C. Moreover, if the junction temperature exceeds the shutdown level (T<sub>SHUT</sub> =  $+150^{\circ}$ C), charger is turned off and will not resume until T<sub>J</sub> falls below  $+130^{\circ}$ C.

### **Recovery from Timer Fault**

If a charge timer fault occurs, the device recovery process will depend on the battery voltage as follows.

Case 1: If  $V_{BAT}$  exceeds the recharge threshold when the time-out fault occurs, the fault is not cleared until battery voltage falls below recharge threshold again and then the battery detection procedure will begin. The fault will also clear by a power-on-reset (POR) or by pulling the ISET voltage below 40mV.

Case 2: If  $V_{BAT}$  falls below the recharge threshold when the timer fault occurs, a small charge current is applied to detect the battery removal at first. The small charge current is not removed until  $V_{BAT}$  exceeds the recharge threshold. Then the small charge current is disabled. The rest of recovery process is as explained in case 1.

### Design of the Inductor, Capacitor and Sense Resistor

For the charger internal compensation, the best stability is achieved if the LC filter resonant frequency (f<sub>0</sub>) given in Equation 12 is approximately between 15kHz and 25kHz:

$$f_{O} = \frac{1}{2\pi\sqrt{IC}} \tag{12}$$

Some typical LC values for various charge currents are given in Table 2.

Table 2. LC Typical Values vs. Designed Charge Current

| Charge Current     | 1A    | 2A    | 3A    | 4A    |
|--------------------|-------|-------|-------|-------|
| Output Inductor L  | 6.8µH | 3.3µH | 3.3µH | 2.2µH |
| Output Capacitor C | 10µF  | 20µF  | 20µF  | 30µF  |

#### STAT Charge Status Output

STAT is an open-drain output that indicates the charger status as explained in Table 3. This pin can be used to drive LEDs or to inform the host about charge status.

**Table 3. STAT Output Pin States** 

| Charge State                                                                          | STAT Transistor |  |  |
|---------------------------------------------------------------------------------------|-----------------|--|--|
| Charge in Progress (including Recharging)                                             | ON              |  |  |
| Charge Completed, Sleep Mode, Charge Disabled                                         | OFF             |  |  |
| Charge Suspend, Input Over-Voltage, Battery Over-Voltage, Timer Fault, Battery Absent | BLINK           |  |  |

#### **Device Functional Modes**

The SGM41526 and SGM41527 are stand-alone switching chargers and power path selectors. They operate from a qualified adapter or DC supply system. This device is capable of providing dynamic power management (DPM mode) to reduce the input loading by sharing the load with the battery on the peak system demands. Because of DPM capability, the adaptor size and power rating can be reduced effectively for the systems with highly dynamic loads.

The gate drive pins for power path selector switches (ACDRV and CMSRC) control the input NMOS pair, ACFET (Q1) and RBFET (Q2). The nBATDRV pin controls the gate of the battery connection PMOS switch (Q3). If the input (adapter) is qualified, system will be connected to the input by turning Q1 and Q2 on. Otherwise, Q3 will turn on to feed the system from the battery. Moreover, the power path controller prevents the battery power from boosting back to the input.

DPM capability is included in the SGM41526 and SGM41527 to limit maximum power taken from the input (adapter) by reducing the charge current when the system power demand is high. Input current is accurately sensed to monitor power usage. Without DPM, the adapter must be designed to provide maximum charge power plus maximum system power. However, with DPM, the adapter can be designed for significantly lower power rating that reduces the size and cost of the adapter.

The SGM41526 and SGM41527 can operate independently. However, some pin settings can be adjusted by an external controller (like ISET or ACSET). This allows the implementation of "battery learn mode" for applications with dynamic charging conditions.

Figure 8 shows the typical efficiency of a 4A charger for a 2-cell application.



Figure 8. Typical Charge Efficiency

### **APPLICATION INFORMATION**

SGM41526 and SGM41527 can be used in portable applications with up to 4-cell Li-lon or Li-polymer batteries. The SGM41526 accurately regulates the battery voltage at the fixed 4.2V/cell value (minimum 2 cells) and with low leakage from battery. Number of cells is programmable by CELL pin. For the applications that need custom battery regulation voltage or use only one cell, the SGM41527 can be used. In this variant, the battery regulation voltage is adjustable through the FB pin similar to a conventional voltage regulator. Figure 9 shows a typical application circuit of the SGM41526 with a 2-cell battery (8.4V).

For power input, an adapter or power supply from 4.5V to 22V is needed generally. The minimum voltage range depends on the number of battery cells. Typically, the adapter current rating should be 500mA and higher.



NOTE: 12V input, 2-cell battery 8.4V, 2A charge current, 0.2A pre-charge/termination current, 3A DPM current, 17.6V input OVP, 0°C to 45°C TS.

Figure 9. Typical SGM41526 Schematic for a 2-Cell Battery Application

#### **Design Requirements**

As an example to explain the design procedure, suppose that a charger is needed with the parameters listed in Table 4.

**Table 4. Design Requirements** 

| Parameter               | Example Value |
|-------------------------|---------------|
| Input Voltage Range     | 4.5V to 22V   |
| Input Current DPM Limit | 600mA (MIN)   |
| Battery Voltage         | 18V (MAX)     |
| Charge Current          | 4A (MAX)      |

The maximum battery voltage shows that a 4-cell battery is considered in the design.

### **APPLICATION INFORMATION (continued)**

#### **Inductor Selection**

Small inductors and capacitors can be used in this design due to the high switching frequency of the device ( $f_{SW}$  = 1600kHz). The inductor should not saturate at the highest current that occurs at maximum charge current plus half peak value of the ripple current as given in Equation 13:

$$I_{SAT} \ge I_{CHG} + (1/2)I_{RIPPLE} \tag{13}$$

I<sub>CHG</sub> is the charging current, and I<sub>RIPPLE</sub> is the ripple current magnitude (peak-to-peak of the AC component).

Except for light loads, the inductor current is continuous and the IRIPPLE is determined by the following equation:

$$I_{RIPPLE} = \frac{V_{IN} \times D(1-D)}{f_{s} \times L}$$
 (14)

where  $V_{IN}$  is the input voltage, D =  $V_{OUT}/V_{IN}$  is duty cycle, and L is the inductance value.

Usually the highest ripple current is generated when duty cycle is equal to or near 0.5. Inductor current ripple is typically chosen to be 20% to 40% of the full load DC current to get a reasonable compromise between inductor size and AC losses. Higher ripple results in smaller inductor but with lower efficiency. The highest input voltage and charge current ranges should be considered for inductor design. Consider 30% ripple for this design ( $I_{RIPPLE} \le 0.3I_{CHG}$ ):

$$0.3 \times 4A \ge \frac{20V \times 0.5 \times (1-0.5)}{1.6MHz \times I}$$
 (15)

Or L ≥ 2.6µH.

The initial tolerance of the commercial inductors is usually quite large (typically 10% - 20% and in some cases as high as 30%). The inductance also drops with higher currents (typically in the order of 20% at maximum current). Therefore, a good margin must be considered for selection of the inductor value by consideration of the initial tolerance, thermal and maximum current drops from the inductor datasheet. For this example, a 3.3µH inductor is considered.

 $L = 3.3\mu H$  (nominal value of the inductor)

The minimum inductor saturation current from Equation 13 is:

$$I_{SAT} \ge 4A + \left(\frac{1}{2}\right) \times 0.3 \times 4A \rightarrow I_{SAT} \ge 4.6A$$

Inductor core type and form factor can be designed based on the required size, loss, magnetic noise coupling, cost, stock availability and reliability considerations.

#### **Input Path Capacitors**

The input capacitors carry two types of AC currents: (1) the converter switching ripple currents and (2) the high frequency (HF) transient currents of the switching. High frequency decoupling capacitors are necessary to prevent voltage ringing due to HF currents. Usually some bulk capacitance is needed to avoid large input rail voltage ripples. Typically, a ceramic capacitor placed close to the switching leg (PVCC and PGND) is sufficient to circulate the switching frequency and high frequency AC currents. This capacitor needs to have low ESR and ESL. The capacitor self-resonance frequency should be selected well above switching frequency. Otherwise, it will not be able to bypass HF switching transient currents and large ringing noise may be seen on the PVCC. A combination of smaller size and larger size capacitors may be used for better noise suppression. Stable ceramic capacitors such as X5R or X7R are recommended. All capacitors should be able to carry the peak RMS current of the ripples. Input capacitor ripple current (I<sub>CIN</sub>) can be calculated from Equation 16:

$$I_{CIN} = I_{CHG} \times \sqrt{D \times (1-D)}$$
 (16)

The highest ripple occurs at D = 0.5 and the worst case RMS ripple current is 0.5I<sub>CHG</sub> (2A for this example).



Due to the capacitance drop at higher DC voltage bias and aging, a good margin should be considered for selection of the capacitor voltage rating. For a 20V maximum input, a 25V capacitor works. However, a 35V or higher voltage capacitor is recommended. For a high current ( $3A \sim 4A$ ) charger, a minimum of  $20\mu F$  input capacitance is recommended. For lower currents (1A or less),  $10\mu F$  capacitance is sufficient.

### **Output Capacitor Selection**

Applying a charge current with high ripple will deteriorate the battery lifetime and generates extra loss and heat. Therefore, it is important to bypass the inductor ripple using output capacitors and keep the voltage ripple low, allowing only the DC current to flow and charge the battery. The output capacitors should have enough RMS current rating to carry the worst-case current ripples. The output RMS current (I<sub>COUT</sub>) can be calculated as:

$$I_{\text{COUT}} = \frac{I_{\text{RIPPLE}}}{2 \times \sqrt{3}} \approx 0.29 \times I_{\text{RIPPLE}}$$
 (17)

The output ripple is given by Equation 18:

$$\Delta V_{O} = \frac{V_{OUT}}{8LCf_{S}^{2}} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$
 (18)

The ripple can be reduced by decreasing the cut-off frequency of the LC filter ( $f_r = \frac{1}{2\pi\sqrt{LC}}$ ). The SGM41526 and SGM41527

internal loop compensator is designed for a cut-off frequency of 15kHz to 25kHz. Therefore, to achieve good loop stability, select the output capacitor such that LC filter cut-off frequency is in the specified range. Stable ceramic capacitors (like X5R or X7R) are recommended with enough margin for the rated voltage (25V or higher). Selecting  $C_{OUT} = 20\mu F$  (two parallel  $10\mu F$ ) will result in  $f_r = 19.6kHz$  with the selected  $L = 3.3\mu H$  inductor.

### Input Filter Design

Most portable applications must be able to handle hot adapter plug-in and removal. The parasitic line inductance of the adapter and the input capacitors of the charger form a second-order LC circuit that may create a transient over-voltage on the AVCC and damage the device. So careful design of the input filter with proper damping is important to assure the voltage peaks are well below the device limit. A common method is using a high ESR electrolytic input capacitor to damp the over-voltage spike. A TVS Zener diode with high current capability may also be used on the AVCC pin to clamp the transient peaks. If a more flexible and compact solution is needed, the input filter shown in Figure 10 can be used. In this network,  $R_iC_i$  filter damps the hot-plug oscillations and limits the over-voltage spikes to a safe level.  $D_i$  provides reverse voltage protection if a reverse polarity adapter is mistakenly connected or when the battery is also feeding AVCC.  $C_a$  is the decoupling capacitor of the AVCC that is placed right beside the AVCC and AGND pins.  $R_aC_a$  filter provides more damping and reduction of the dv/dt and magnitude of voltage spike.  $R_a$  also serves as a current limiter.  $C_a$  is typically less than the  $C_i$ , so  $R_i$  dominates in the total equivalent ESR for damping of hot plug-in spikes.  $R_i$  and  $R_a$  should have sufficient package size and power rating to dissipate inrush current losses without overheating. A final test is recommended to assure all requirements are satisfied in the worst conditions and to make the necessary adjustments.

For single-cell applications (applicable to SGM41527), if the input is 5V (a USB host or adapter), the  $D_1$  diode can be omitted but  $R_a$  must be  $5\Omega$  or higher to limit the current if a reverse voltage is mistakenly inserted.



Figure 10. Input Filter



### **Selecting Input Switch Pair (ACFET and RBFET)**

Low  $R_{DS(ON)}$ , N-type MOSFETs are used for ACFET(Q1) and RBFET(Q2) as shown in Figure 11. Due to the relatively large amount of capacitance on the system power rail, PVCC and charger output, a large inrush current can flow in the switches if it is not managed properly. Slow turn-on of Q1 can reduce the inrush current. MOSFETs with relatively large drain-gate and gate-source parasitic capacitances ( $C_{GD}$  and  $C_{GS}$ ) have slower turn-on time. External capacitors may be used if Q1 turn-on is not slow enough. As an example, external  $C_{GD}$  = 4.7nF and  $C_{GS}$  = 47nF can be used across Q1. Current and power rating of these switches should be selected with good margin compared to the maximum current from the adapter.



Figure 11. External Capacitors to Slowdown Q1 Turn-On and Limit Inrush Current

### **Design Examples**



NOTE: Adapter input 20V OVP 22V, up to 4A charge current, 0.4A pre-charge current, 2A adapter current or 500mA USB current, 5°C to 40°C TS, system connected before sense resistor.

Figure 12. Typical Application Schematic with 4-Cell Unremovable Battery (OVP 20V)



NOTE: 15V input, 3-cell battery 12.6V, 4A charge current, 0.4A precharge/termination current, 4A DPM current, 0°C to 45°C TS.

Figure 13. A Typical 3-Cell Application Schematic with Battery Learn Function



NOTE: USB with input OVP 8V, selectable charge current limit of 900mA or 500mA, 0°C to 45°C TS, system connected after sense resistor.

Figure 14. Typical Application Schematic with Single-Cell Unremovable Battery



### **Layout Guidelines**

A good PCB layout is critical for proper operation of the switching circuits. A list of important considerations for SGM41526 and SGM41527 layout design are provided here:

- 1. The switching node (SW) creates very high frequency noises several times higher than  $f_{SW}$  (1.6MHz) due to sharp rise and fall times of the voltage and current in the switches. To reduce the ringing issues and noise generation, it is important to minimize impedance and loop area of the AC current paths. A graphical guideline for the current loops and their frequency content is provided in Figure 15.
- 2. Input and other decoupling capacitors must be placed as close to the device pin and ground as possible with the shortest copper trace and on the same layer of PCB.
- 3. Surface area of the SW node should be minimized to reduce capacitive HF noise coupling. Use a short and wide track connection to the inductor on the same layer of PCB. Keep sensitive and high impedance traces away from switching node and trace.
- 4. Place the charge current-sense resistor right next to the inductor and use the same layer of PCB for routing them to the device amplifier input while keeping them close together and away from high current paths.

Figure 16 shows the proper Kelvin connection of shunt resistors for accurate current sensing. Use decoupling capacitors at the point of connection to the device (between sense traces and between one of them and AGND).

- 5. Output capacitors should be placed right next to the sense resistor.
- 6. Keep input and output capacitor ground returns tied together and on the same layer before connecting them to the device PGND. Having all of them connected in a small geometric area right beside the device is highly recommended.
- 7. Keep AGND separated from PGND and connect them only in a single point under the device body and connect it to the thermal pad. Use AGND copper pour only under the device. A  $0\Omega$  resistor can be used for single point connection of AGND and PGND. Make connections to AGND with star geometry.
- 8. For proper cooling of the device, use several thermal vias connecting the thermal pad pour to the GND plane on the opposite side and other layers of the PCB. Use enough solder for thermal pad connections. Open via holes allow solder to penetrate to the other side and provide low thermal resistance. Apply solder to the opposite side thermal ground for better connection to the vias and better thermal cooling. Thermal ground should not be connected to PGND planes.
- 9. Remember that vias add some parasitic impedance (resistive/inductive) to the trace. So, it is generally recommended to avoid vias in the sensitive or high frequency paths.



Figure 15. Graphical Representation of the Switching and Transient Current Loops, and Capacitive Noise Coupling from SW Node



Figure 16. Sensing Resistor PCB Layout

# PACKAGE OUTLINE DIMENSIONS TQFN-5.5×3.5-24L



| Symbol |           | nsions<br>meters | Dimensions<br>In Inches |       |  |
|--------|-----------|------------------|-------------------------|-------|--|
| ,      | MIN       | MIN MAX          |                         | MAX   |  |
| Α      | 0.700     | 0.800            | 0.028                   | 0.031 |  |
| A1     | 0.000     | 0.050            | 0.000                   | 0.002 |  |
| A2     | 0.203     | REF              | 0.008                   | REF   |  |
| D      | 3.400     | 3.600            | 0.134                   | 0.142 |  |
| D1     | 1.950     | 2.150            | 0.077                   | 0.085 |  |
| E      | 5.400     | 5.600            | 0.213                   | 0.220 |  |
| E1     | 3.950     | 4.150            | 0.156                   | 0.163 |  |
| k      | 0.325 REF |                  | 0.013                   | REF   |  |
| b      | 0.200     | 0.300            | 0.008                   | 0.012 |  |
| b1     | 0.150     | 0.250            | 0.006                   | 0.010 |  |
| L      | 0.300     | 0.500            | 0.012                   | 0.020 |  |
| е      | 0.500 BSC |                  | 0.020 BSC               |       |  |
| e1     | 1.500 BSC |                  | 0.059                   | BSC   |  |

### TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

### **KEY PARAMETER LIST OF TAPE AND REEL**

| Package Type     | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| TQFN-5.5×3.5-24L | 13"              | 12.4                     | 3.80       | 5.80       | 1.00       | 4.0        | 8.0        | 2.0        | 12.0      | Q1               |

### **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

### **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton |
|-----------|----------------|---------------|----------------|--------------|
| 13"       | 386            | 280           | 370            | 5            |