# SGM41510 I<sup>2</sup>C Controlled 5A Single-Cell Fast Charger with High Input Voltage and Adjustable Voltage USB On-the-Go Boost Mode

# FEATURES

- High Efficiency, 1.5MHz, Synchronous Buck Charger
  - 93.5% Charge Efficiency at 1A Charge Current
  - 92.5% Charge Efficiency at 2A Charge Current
  - 90.8% Charge Efficiency at 3A Charge Current
  - PFM Mode for Light Load Efficiency
- USB On-The-Go (OTG) Support (Boost Mode)
  - Boost Converter with up to 2.4A (Default) Output
  - Boost Efficiency of 94% at 5V/1A Output
  - Accurate Hiccup Mode Over-Current Protection
  - Soft-Start Capable with up to 500µF Capacitive Load
  - Output Short Circuit Protection
  - Selectable PFM Mode for Light Load Operations
- Single Input for USB or High Voltage Adapters
  - 3.9V to 14V Operating Input Voltage Range
  - 20V Absolute Maximum Input Voltage Rating
  - Programmable Input Current Limit and Dynamic Power Management (IINLIM, 100mA to 4.9A with 100mA Resolution) to Support USB 2.0 and USB 3.0 Standards and High Voltage Adaptors
  - Maximum Power Tracking by Input Voltage Limit up to 15.3V (VINDPM)
  - VINDPM Tracking of Battery Voltage
- Resistance Compensation (IRCOMP) Function
- High Battery Discharge Efficiency with 15mΩ Switch
- Narrow Voltage DC (NVDC) Power Path Management
- Instant-On with No or Highly Depleted Battery
- Ideal Diode Operation in Battery Supplement Mode
- Ship Mode, Wake-Up and Full System Reset Capability by Battery FET Control
- Flexible Autonomous and I<sup>2</sup>C Operation Modes for Optimal System Performance

- Fully Integrated Switches, Current Sense and Compensation
- 10µA Ship Mode Low Battery Leakage Current
- High Accuracy
- ±0.5% Charge Voltage Regulation
- Safety
- Thermal Regulation and Thermal Shutdown
- Input Under-Voltage Lockout (UVLO)
- Input Over-Voltage (ACOV) Protection

# **APPLICATIONS**

Tablet PC

Smart Phones, EPOS

Portable Internet Devices and Accessory

# SIMPLIFIED SCHEMATIC



## **GENERAL DESCRIPTION**

The SGM41510 is a battery charger and system power path management device with integrated converter and power switches for use with single-cell Li-lon or Li-polymer batteries. This highly integrated 5A device is capable of fast charging and supports up to 14V input voltage suitable for smart phones, tablets and portable systems. During discharging phase, the low impedance power path optimizes the efficiency and reduces the battery charging time. It integrates resistance compensation (IRCOMP) to deliver maximum charging power to battery. I<sup>2</sup>C programming makes it a very flexible powering and charger design solution.

The device includes four main power switches: input reverse blocking FET (RBFET, Q1), high-side switching FET for buck or boost mode (HSFET, Q2), low-side switching FET for buck or boost mode switching (LSFET, Q3) and battery FET that controls the interconnection of the system and battery (BATFET, Q4). The bootstrap diode for the high-side gate driving is also integrated. The internal power path has a very low impedance that reduces the charging time and maximizes the battery discharge efficiency. Moreover, the input voltage and current regulations provide maximum charging power delivery to the battery with various types of input sources.

The device also meets USB On-The-Go (OTG) operation power rating specification by supplying 5V (adjustable 4.5V to 5.5V) on VBUS pin with a default current limit of 2.4A (adjustable 1.2A to 4A).

The system voltage is regulated slightly above the battery voltage by the power path management circuit and is kept above the programmable minimum system voltage (3.5V by default). Therefore, system power is maintained even if the battery is completely depleted or removed. Dynamic power management (DPM) feature is also included that automatically reduces the charge current if the input current or voltage limit is reached. If the system load continues to increase after reduction of charge current down to zero, the power path management provides the deficit from battery by discharging battery to the system until the system power demand is fulfilled. This is called supplement mode, which prevents the input source from overloading.

Starting and termination of a charging cycle can be accomplished without software control. The sensed battery voltage is used to decide for starting phase of charging in one of the three phases of charging cycle: pre-conditioning, constant current or constant voltage. When the charge current falls below a preset limit and the battery voltage is above recharge threshold, the charger function will automatically terminate and end the charging cycle. If the voltage of a charged battery falls below the recharge threshold, the charger starts another charging cycle.

Several safety features are provided in the SGM41510 such as over-voltage and over-current protections, charging safety timing, thermal shutdown and input UVLO. This device also features thermal regulation in which the charge current is reduced if the junction temperature exceeds 120°C (selectable).

Charging status is reported by the STAT output and fault/status bits. A negative pulse is sent to the nINT output pin as soon as a fault occurs to notify the host. BATFET reset control is provided by nQON pin to exit ship mode or for a full system reset.

The device is available in a Green TQFN-4×4-24L package.

## **PIN CONFIGURATION**



# **PACKAGE/ORDERING INFORMATION**

| MODEL    | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING          | PACKING<br>OPTION   |
|----------|------------------------|-----------------------------------|--------------------|-----------------------------|---------------------|
| SGM41510 | TQFN-4×4-24L           | -40°C to +85°C                    | SGM41510YTQF24G/TR | SGM41510<br>YTQF24<br>XXXXX | Tape and Reel, 3000 |

### MARKING INFORMATION

NOTE: XXXXX = Date Code, Trace Code and Vendor Code.

XXXXX Vendor Code

— Date Code - Year

Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

### **ABSOLUTE MAXIMUM RATINGS**

| Voltage Range (with Respect to GND)        |                          |
|--------------------------------------------|--------------------------|
| VBUS (Converter not Switching)             | 2V to 20V <sup>(1)</sup> |
| BTST, PMID (Converter not Switching)       | 0.3V to 20V              |
| SW                                         | 2V to 16V                |
| SW (Peak for 10ns Duration)                | 3V to 18V                |
| BTST to SW                                 | 0.3V to 6V               |
| REGN, nCE, nPG, BAT, SYS (Converter not \$ | Switching)               |
| · · · · · · · · · · · · · · · · · · ·      | 0.3V to 6V               |
| PSEL, SDA, SCL, nINT, nQON, STAT OTG, (    | СМ                       |
|                                            | 0.3V to 6V               |
| ILIM                                       |                          |
| Output Sink Current                        |                          |
| STAT                                       | 6mA                      |
| nPG                                        | 6mA                      |
| nINT                                       | 6mA                      |
| Package Thermal Resistance                 |                          |
| TQFN-4×4-24L, θ <sub>JA</sub>              | 37°C/W                   |
| TQFN-4×4-24L, θ <sub>JC</sub>              | 24°C/W                   |
| Junction Temperature                       | +150℃                    |
| Storage Temperature Range6                 | 5°C to +150°C            |
| Lead Temperature (Soldering, 10s)          | +260°C                   |
| ESD Susceptibility                         |                          |
| НВМ                                        | 4000V                    |
| CDM                                        | 1000V                    |
|                                            |                          |

NOTE: 1. Maximum 28V for 10 seconds.

### **RECOMMENDED OPERATING CONDITIONS**

| Input Voltage Range, V <sub>VBUS</sub>    | 3.9V to 14V    |
|-------------------------------------------|----------------|
| Input Current (VBUS), I <sub>IN</sub>     | 4.9A (MAX)     |
| Output DC Current (SW), I <sub>SWOP</sub> | 5A (MAX)       |
| Battery Voltage, VBATOP                   | 4.608V (MAX)   |
| Fast Charging Current, IBATOP             | 5A (MAX)       |
| Discharging Current (Continuous), IBATOP  | 6A (MAX)       |
| Operating Temperature Range               | -40°C to +85°C |

### **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

### **ESD SENSITIVITY CAUTION**

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

### DISCLAIMER

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.

# **PIN DESCRIPTION**

| PIN            | NAME | TYPE <sup>(1)</sup> | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------|------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 24          | VBUS | Р                   | Charger Input (V <sub>IN</sub> ). The internal N-channel reverse blocking MOSFET (RBFET) is connected between VBUS and PMID pins. Place a 1µF ceramic capacitor from VBUS pin to GND close to the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2              | PSEL | DI                  | Power Source Selection Input. An adapter source: low. A USB host source: high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3              | nPG  | DO                  | Open-Drain Active Low Input Power Good Indicator. Use a $10k\Omega$ pull-up to the logic high rail. A low state indicates a good input (UVLO < V <sub>VBUS</sub> < ACOV, and above sleep mode threshold, I <sub>LIM</sub> > 30mA).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4              | STAT | DO                  | Open-Drain Charge Status Output. Use a 10kΩ pull-up to the logic high rail (or an LED + a resistor). The STAT<br>pin acts as follows:<br>During charge: low (LED ON).<br>Charge completed or charger in sleep mode: high (LED OFF).<br>Charge suspended (in response to a fault): 1Hz, 50% duty cycle pulses (LED BLINKS).<br>The function can be disabled via STAT_DIS bit.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5              | SCL  | DI                  | I <sup>2</sup> C Clock Signal. Use a 10kΩ pull-up to the logic high rail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6              | SDA  | DIO                 | $I^2$ C Data Signal. Use a 10kΩ pull-up to the logic high rail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7              | nINT | DO                  | Open-Drain Interrupt Output Pin. Use a 10kΩ pull-up to the logic high rail. The nINT pin is active low and sends a negative 256μs pulse to inform host about a new charger status update or a fault.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 8              | OTG  | DI                  | Boost Mode Enable Input Pin (Active High). The boost mode is activated when OTG_CONFIG bit is 1, OTG pin is pulled high, and no input source is detected at VBUS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 9              | nCE  | DI                  | Charge Enable Input Pin (Active Low). Battery charging is enabled when CHG_CONFIG bit is 1 and nCE pin is<br>pulled low. The nCE pin must be pulled high or low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10             | ILIM | AI                  | Input Current Limit Input. ILIM pin sets the maximum input current and can be used to monitor input current. The ILIM pin sets the maximum input current limit by regulating the ILIM voltage at 0.8V. A resistor is connected from ILIM pin to ground to set the maximum limit as $I_{INMAX} = K_{ILIM}/R_{ILIM}$ . The actual input current limit is the lower limit set by ILIM pin (when BAT_LOADEN bit is 1) or IINLIM[5:0] register. Input current limit of less than 500mA is not support on ILIM pin.<br>The ILIM pin can also be used to monitor input current when the voltage is below 0.8V. The input current is proportional to the voltage on ILIM pin and can be calculated by $I_{IN} = (K_{ILIM} \times V_{ILIM})/(R_{ILIM} \times 0.8)$ . The ILIM pin function can be disabled when EN_ILIM bit is 0. |
| 11             | СМ   | AO                  | Current Monitor Output. 1/40000 sampling of input current, charge current or discharge current. 1/40000 sampling of BAT current with 160µA DC offset. 1/2 sampling of BAT voltage or SYS voltage. 1/10 sampling of VBUS voltage. The sampling function is determined by CM_OUT[2:0] register. Connect this pin to an ADC interface of the host.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 12             | nQON | DI                  | BATFET Enable/Reset Control Input. Use an internal pull-up to a small voltage for maintaining the default high logic (whenever a source or battery is available). In the ship mode, the BATFET is off. To exit ship mode and turn BATFET on, a logic low pulse with a duration of $t_{SHIPMODE}$ (1s TYP) can be applied to nQON. When VBUS source is not connected, a logic low pulse with a duration of $t_{QON\_RST}$ (16s TYP) resets the system power (SYS) by turning BATFET off for $t_{BATFET}$ RST (250ms TYP) and then back on to provide a full power reset for system.                                                                                                                                                                                                                                       |
| 13, 14         | BAT  | Р                   | Battery Positive Terminal Pin. Use a 10µF capacitor between BAT and GND pins close to the device. SYS and BAT pins are internally connected by BATFET with current sensing capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 15, 16         | SYS  | Ρ                   | Connection Point to Converter Output. SYS connects to the converter LC filter output that powers the system.<br>BAT to SYS internal current (power from battery to system) is sensed. Connect a $20\mu$ F capacitor between SYS pin and GND close to the device (in addition to C <sub>OUT</sub> ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 17, 18         | GND  | _                   | Ground Pin of the Device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 19, 20         | SW   | Р                   | Switching Node Output. Connect SW pin to the output inductor. Connect a 47nF bootstrap capacitor from SW pin to BTST pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 21             | BTST | Р                   | High-side Driver Positive Supply. It is internally connected to the boost-strap diode cathode. Use a 47nF ceramic capacitor from SW pin to BTST pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 22             | REGN | Ρ                   | LDO Output that Powers LSFET Driver and Internal Circuits. Internally, the REGN pin is connected to the anode of the bootstrap diode. Connect a 4.7µF (10V rating) ceramic capacitor from REGN pin to GND. The capacitor should be placed close to the IC. The output is typically 4.5V to 5V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 23             | PMID | DO                  | PMID Pin. PMID is the actual higher voltage port of converter (buck or boost) and is connected to the drain of the reverse blocking MOSFET (RBFET) and the drain of HSFET. Connect an 8.2µF ceramic capacitor from PMID pin to GND. It is the proper point for decoupling of high frequency switching currents.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Exposed<br>Pad | _    | Ρ                   | Thermal Pad and Ground Reference. It is the ground reference for the device and also the thermal pad to conduct heat from the device (not suitable for high current return). Tie externally to the PCB ground plane (GND). Thermal vias under the pad are needed to conduct the heat to the PCB ground planes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

NOTE:

1. AI = Analog Input, AO = Analog Output, AIO = Analog Input and Output, DI = Digital Input, DO = Digital Output, DIO = Digital Input and Output, P = Power.

# **ELECTRICAL CHARACTERISTICS**

| PARAMETER                                                                  | SYMBOL                                    | CONDITIONS                                                                                                                 | TEMP  | MIN  | TYP                            | MAX  | UNITS |
|----------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|------|--------------------------------|------|-------|
| Quiescent Currents                                                         |                                           |                                                                                                                            |       |      | 1 1                            |      |       |
| Battery Discharge Current<br>(BAT, SW, SYS) in Buck Mode                   | IBAT_VBUS_IKg                             | V <sub>BAT</sub> = 4.2V, V <sub>VBUS</sub> < V <sub>VBUS UVLOZ</sub> , leakage<br>between BAT and VBUS, BATFET in on-state | Full  |      | 0.1                            | 1    |       |
| Battery Discharge Current<br>(BAT) in Buck Mode                            | I <sub>BAT</sub>                          | HIZ mode, no VBUS, BATFET disabled<br>(BATFET_DIS = 1), battery monitor disabled                                           | Full  |      | 10                             | 20   | μA    |
| Battery Discharge Current<br>(BAT, SW, SYS)                                | I <sub>BAT</sub>                          | V <sub>BAT</sub> = 4.5V, HIZ mode, no VBUS, BATFET<br>enabled (BATFET_DIS = 0), battery monitor<br>disabled                | Full  |      | 20                             | 40   |       |
| Input Supply Current<br>(VBUS) in Buck Mode when HIZ                       |                                           | V <sub>VBUS</sub> = 5V, HIZ mode, no battery, battery monitor disabled                                                     | Full  |      | 25                             | 40   |       |
| Mode is Enabled                                                            | I <sub>VBUS_HIZ</sub>                     | V <sub>VBUS</sub> = 12V, HIZ mode, no battery, battery monitor disabled                                                    | Full  |      | 50                             | 70   | μA    |
|                                                                            |                                           | $V_{VBUS} > V_{VBUS_UVLOZ}$ , $V_{VBUS} > V_{BAT}$ , converter not switching                                               | Full  |      | 1.7                            | 3    |       |
| Input Supply Current<br>(VBUS) in Buck Mode                                | I <sub>VBUS</sub>                         | $V_{BAT} = 3.2V$ , $I_{SYS} = 0A$ , $V_{VBUS} > V_{BAT}$ ,<br>$V_{VBUS} > V_{VBUS_UVLOZ}$ , converter switching            | +25°C |      | 3                              |      | mA    |
| Detter Discharge Ourrent in                                                |                                           | $V_{BAT} = 3.8V$ , $I_{SYS} = 0A$ , $V_{BUS} > V_{BAT}$ ,<br>$V_{VBUS} > V_{VBUS UVLOZ}$ , converter switching             | +25°C |      | 3                              |      |       |
| Battery Discharge Current in<br>Boost Mode                                 | I <sub>BOOST</sub>                        | $V_{BAT}$ = 4.2V, $I_{VBUS}$ = 0A, converter switching                                                                     | +25°C |      | 5                              |      | mA    |
| VBUS Pin and BAT Pin Power-U                                               | Jp                                        |                                                                                                                            |       |      |                                |      |       |
| VBUS Operating Range                                                       | V <sub>VBUS_OP</sub>                      | V <sub>VBUS</sub> rising                                                                                                   | Full  | 3.9  |                                | 14   | V     |
| VBUS UVLO to Have Active I <sup>2</sup> C (with No Battery)                | V <sub>VBUS_UVLOZ</sub>                   |                                                                                                                            | Full  | 3.6  |                                |      | V     |
| Sleep Mode Falling Threshold                                               | VSLEEP                                    |                                                                                                                            | +25°C | 15   | 70                             | 125  | mV    |
| Sleep Mode Rising Threshold                                                | V <sub>SLEEPZ</sub>                       |                                                                                                                            | +25°C | 150  | 200                            | 260  | mV    |
| VBUS Over-Voltage Rising<br>Threshold                                      | V <sub>ACOV_RISE</sub>                    |                                                                                                                            | Full  | 14.6 | 15.2                           | 15.8 | V     |
| VBUS Over-Voltage Falling<br>Threshold                                     | V <sub>ACOV_FALL</sub>                    |                                                                                                                            | Full  | 14   | 14.7                           | 15.4 | V     |
| BAT Voltage to Have Active I <sup>2</sup> C<br>(No Source on VBUS)         | V <sub>BAT_UVLOZ</sub>                    | V <sub>BAT</sub> rising                                                                                                    | Full  | 2.65 |                                |      | V     |
| BAT Depletion Falling Threshold                                            | $V_{\text{BAT}\_\text{DPL}\_\text{FALL}}$ | V <sub>BAT</sub> falling                                                                                                   | Full  | 2.05 | 2.25                           | 2.45 | V     |
| BAT Depletion Rising Threshold                                             | $V_{\text{BAT\_DPL\_RISE}}$               | V <sub>BAT</sub> rising                                                                                                    | Full  | 2.2  | 2.5                            | 2.75 | V     |
| Bad Adapter Detection<br>Threshold                                         | V <sub>VBUSMIN</sub>                      |                                                                                                                            | +25°C |      | 3.75                           |      | V     |
| Bad Adapter Detection Current<br>(Internal Current Source)                 | I <sub>BAD_SRC</sub>                      | Source current from VBUS to GND                                                                                            | +25℃  |      | 30                             |      | mA    |
| Power Path Management                                                      | 1                                         | I                                                                                                                          |       |      | 1 1                            |      |       |
| System Regulation Voltage                                                  | V <sub>SYS</sub>                          | $I_{SYS} = 0A, V_{BAT} > V_{SYS_{MIN}}, BATFET_{DIS} = 1$                                                                  | +25°C |      | V <sub>BAT</sub><br>+ 50mV     |      | v     |
|                                                                            |                                           | $I_{SYS} = 0A, V_{BAT} < V_{SYS}MIN, BATFET_DIS = 1$                                                                       | +25°C |      | $V_{\text{SYS}_{MIN}}$ + 150mV |      |       |
| Minimum DC System Voltage<br>Output                                        | V <sub>SYS_MIN</sub>                      | I <sub>SYS</sub> = 0A, V <sub>BAT</sub> < SYS_MIN[2:0] = 101 (3.5V)                                                        | Full  | 3.5  | 3.65                           |      | V     |
| Maximum DC System Voltage<br>Output                                        | $V_{\text{SYS}\_\text{MAX}}$              | $I_{SYS}$ = 0A, $V_{BAT}$ = 4.35V, $V_{SYS\_MIN}$ = 3.5V                                                                   | Full  |      | 4.4                            | 4.5  | V     |
| Top Reverse Blocking MOSFET<br>On-Resistance between VBUS<br>and PMID - Q1 | R <sub>on_rbfet</sub>                     |                                                                                                                            | +25°C |      | 27                             | 35   | mΩ    |
| Top Switching MOSFET<br>On-Resistance between PMID<br>and SW - Q2          | R <sub>on_hsfet</sub>                     |                                                                                                                            | +25°C |      | 32                             | 38   | mΩ    |
| Bottom Switching MOSFET<br>On-Resistance between SW and<br>GND - Q3        | R <sub>ON_LSFET</sub>                     |                                                                                                                            | +25°C |      | 20                             | 25   | mΩ    |

# ELECTRICAL CHARACTERISTICS (continued)

| noted.) PARAMETER                                 | SYMBOL                             | CONDITIONS                                                                       | TEMP  | MIN   | TYP   | MAX   | UNITS |
|---------------------------------------------------|------------------------------------|----------------------------------------------------------------------------------|-------|-------|-------|-------|-------|
| BATFET forward Voltage in<br>Supplement Mode      | V <sub>FWD</sub>                   | BAT discharge current 10mA                                                       | +25°C |       | 30    |       | mV    |
| Battery Charger                                   |                                    |                                                                                  |       |       |       |       |       |
| Charge Voltage Program Range                      | $V_{BAT\_REG\_RANGE}$              |                                                                                  | Full  | 3.84  |       | 4.608 | V     |
| Typical Charge Voltage Step                       | $V_{BAT\_REG\_STEP}$               |                                                                                  | +25°C |       | 16    |       | mV    |
|                                                   |                                    |                                                                                  | +25°C | 4.191 | 4.208 | 4.225 |       |
| Charge Valtage Setting                            | V                                  | VREG[5:0] = 010111 (4.208V)                                                      | Full  | 4.182 | 4.208 | 4.234 | v     |
| Charge Voltage Setting                            | VBAT_REG                           | VREG[5:0] = 100000 (4.352V)                                                      | +25°C | 4.330 | 4.350 | 4.370 | v     |
|                                                   |                                    | VREG[5.0] - 100000 (4.352V)                                                      | Full  | 4.319 | 4.350 | 4.381 |       |
| Typical Fast Charging Current<br>Regulation Range | I <sub>CHG_REG_RANGE</sub>         |                                                                                  | Full  | 0     |       | 5120  | mA    |
| Typical Fast Charging Current<br>Regulation Step  | I <sub>CHG_REG_STEP</sub>          |                                                                                  | +25°C |       | 64    |       | mA    |
|                                                   |                                    | V <sub>BAT</sub> = 3.8V, I <sub>CHG</sub> = 128mA                                | +25°C | 85    | 145   | 220   |       |
| Fast Charging Current Regulation<br>Setting       | $I_{CHG_{REG}}$                    | V <sub>BAT</sub> = 3.8V, I <sub>CHG</sub> = 256mA                                | +25°C | 215   | 280   | 355   | mA    |
|                                                   |                                    | V <sub>BAT</sub> = 3.8V, I <sub>CHG</sub> = 1792mA                               | +25°C | 1706  | 1778  | 1850  |       |
| Battery LOWV Falling Threshold                    | $V_{\text{BATLOWV}_{\text{FALL}}}$ | Fast charging to pre-charge, BATLOWV = 1                                         | Full  | 2.65  | 2.8   | 2.9   | V     |
| Battery LOWV Rising Threshold                     | $V_{\text{BATLOWV}_{\text{RISE}}}$ | Pre-charge to fast charging, BATLOWV = 1,<br>(Typical 200mV hysteresis)          | Full  | 2.9   | 3     | 3.06  | V     |
| Pre-Charge Current Range                          | I <sub>PRECHG_RANGE</sub>          |                                                                                  | Full  | 64    |       | 1024  | mA    |
| Typical Pre-Charge Current Step                   | I <sub>PRECHG_STEP</sub>           |                                                                                  | +25°C |       | 64    |       | mA    |
| Pre-Charge Current Regulation<br>Setting          | I <sub>PRECHG</sub>                | $V_{BAT}$ = 2.6V, $I_{PRECHG}$ = 256mA                                           | +25°C | 190   | 265   | 350   | mA    |
| Termination Current Range                         | I <sub>TERM_RANGE</sub>            |                                                                                  | Full  | 64    |       | 1024  | mA    |
| Typical Termination Current Step                  | I <sub>TERM_STEP</sub>             |                                                                                  | +25°C |       | 64    |       | mA    |
| Termination Current Regulation Setting            | I <sub>TERM</sub>                  | I <sub>TERM</sub> = 256mA                                                        | +25℃  | 215   | 265   | 315   | mA    |
| Battery Short Voltage                             | V <sub>SHORT</sub>                 | V <sub>BAT</sub> falling                                                         | +25°C |       | 2.05  |       | V     |
| Battery Short Voltage Hysteresis                  | $V_{SHORT_HYS}$                    | V <sub>BAT</sub> rising                                                          | +25°C |       | 150   |       | mV    |
| Battery Short Current                             | I <sub>SHORT</sub>                 | V <sub>BAT</sub> < 2.2V                                                          | +25°C |       | 50    |       | mA    |
| Recharge Threshold below                          | V <sub>RECHG</sub>                 | V <sub>BAT</sub> falling, VRECHG = 0 (100mV)                                     | +25°C |       | 100   |       | mV    |
| V <sub>BAT_REG</sub>                              | ▼ RECHG                            | V <sub>BAT</sub> falling, VRECHG = 1 (200mV)                                     | +25°C |       | 200   |       | IIIV  |
| Battery Discharge Load Current                    | IBAT_LOAD                          | V <sub>BAT</sub> = 4.2V                                                          | +25°C |       | 15    |       | mA    |
| System Discharge Load Current                     | I <sub>SYS_LOAD</sub>              | V <sub>SYS</sub> = 4.2V                                                          | +25°C |       | 20    |       | mA    |
| BAT-SYS MOSFET<br>On-Resistance                   | R <sub>ON_BAT-SYS</sub>            |                                                                                  | +25°C |       | 15    | 20    | mΩ    |
| Input Voltage and Current Regu                    | lation                             |                                                                                  |       |       |       |       | 1     |
| Input Voltage Regulation Range                    | VINDPM_RANGE                       |                                                                                  | Full  | 3.9   |       | 15.3  | V     |
| Typical Input Voltage Regulation<br>Step          | VINDPM_STEP                        |                                                                                  | +25°C |       | 100   |       | mV    |
| Input Voltage Regulation<br>Accuracy              | VINDPM_ACC                         | V <sub>INDPM</sub> = 4.4V, 9V                                                    | Full  | -3    |       | 3     | %     |
| Input Current Regulation Range                    | I <sub>INLIM_RANGE</sub>           |                                                                                  | Full  | 100   |       | 4900  | mA    |
| Typical Input Current Regulation Step             | I <sub>INLIM_STEP</sub>            |                                                                                  | +25°C |       | 100   |       | mA    |
| Input Current 100mA Regulation<br>Accuracy        | I <sub>INLIM100_ACC</sub>          | USB100, IINLIM[5:0] = 000000 (100mA),<br>$V_{BUS} = 5V$ , current pulled from SW | +25°C |       | 100   |       | mA    |

# **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                                                      | SYMBOL                                    | CONDITIONS                                                                                    | TEMP  | MIN  | TYP  | MAX  | UNITS |
|--------------------------------------------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------|-------|------|------|------|-------|
|                                                                                |                                           | USB500, IINLIM[5:0] = 000100 (500mA),<br>V <sub>BUS</sub> = 5V, current pulled from SW        | +25℃  | 455  |      | 545  |       |
| Input Current Regulation<br>Accuracy                                           | I <sub>INLIM_ACC</sub>                    | USB900, IINLIM[5:0] = 001000 (900mA),<br>$V_{BUS}$ = 5V, current pulled from SW               | +25°C | 800  |      | 1000 | mA    |
|                                                                                |                                           | Adapter 1.5A, IINLIM[5:0] = 001110<br>(1500mA), V <sub>BUS</sub> = 5V, current pulled from SW | +25℃  | 1260 |      | 1670 |       |
| Input Current Regulation during<br>System Start-Up Sequence                    | I <sub>IN_START</sub>                     | V <sub>SYS</sub> = 2.2V, I <sub>INLIM</sub> ≥ 200mA                                           | +25°C |      | 200  |      | mA    |
| I <sub>INMAX</sub> = K <sub>ILIM</sub> /R <sub>ILIM</sub>                      | K <sub>ILIM</sub>                         | Input current regulation by ILIM pin = 1.5A                                                   | +25°C | 1400 | 1700 | 2000 | A×Ω   |
| BAT Pin Over-Voltage and Over-                                                 | Current Prote                             | ctions                                                                                        |       |      |      |      |       |
| Battery Over-Voltage Threshold                                                 | $V_{\text{BAT}_{OVP}}$                    | $V_{BAT}$ rising, as percentage of $V_{BAT_{REG}}$                                            | +25°C |      | 104  |      | %     |
| Battery Over-Voltage Hysteresis                                                | $V_{\text{BAT}\_\text{OVP}\_\text{HYST}}$ | $V_{BAT}$ falling, as percentage of $V_{BAT_{REG}}$                                           | +25°C |      | 2    |      | %     |
| System Over-Current Threshold                                                  | IBAT_FET_OCP                              |                                                                                               | +25°C | 9    |      |      | Α     |
| Thermal Regulation and Therma                                                  | I Shutdown                                |                                                                                               |       |      | •    |      |       |
| Junction Temperature Regulation<br>Threshold                                   | T <sub>REG</sub>                          | Temperature increasing,<br>TREG[1:0] = 11 (120°C)                                             | Full  |      | 120  |      | °C    |
| Thermal Shutdown Rising<br>Temperature                                         | T <sub>SHUT</sub>                         | Temperature rising                                                                            | Full  |      | 160  |      | °C    |
| Thermal Shutdown Hysteresis                                                    | T <sub>SHUT_HYS</sub>                     | Temperature falling                                                                           | Full  |      | 30   |      | °C    |
| PWM                                                                            |                                           |                                                                                               |       |      |      |      |       |
| PWM Switching Frequency,<br>and Digital Clock                                  | f <sub>sw</sub>                           | Oscillator frequency                                                                          | +25℃  | 1.4  | 1.5  | 1.6  | MHz   |
| Maximum PWM Duty Cycle                                                         | D <sub>MAX_BUCK</sub>                     | Buck mode                                                                                     | +25°C |      | 97   |      | - %   |
|                                                                                | D <sub>MAX_BOOST</sub>                    | Boost mode                                                                                    | +25°C |      | 93   |      |       |
| Boost Mode Operation                                                           |                                           |                                                                                               |       |      |      |      |       |
| Boost Mode Regulation Voltage<br>Range                                         | $V_{OTG\_REG\_RANGE}$                     |                                                                                               | Full  | 4.55 |      | 5.55 | V     |
| Typical Boost Mode Regulation<br>Voltage Step                                  | $V_{\text{OTG}\_\text{REG}\_\text{STEP}}$ |                                                                                               | +25°C |      | 64   |      | mV    |
| Boost Mode Regulation Voltage<br>Accuracy                                      | $V_{\text{OTG}\_\text{REG}\_\text{ACC}}$  | I <sub>VBUS</sub> = 0A, BOOSTV[3:0] = 0111 (4.998V)                                           | Full  | -3   |      | 3    | %     |
| Exit Boost Mode Due to Low                                                     | V <sub>BATLOWV</sub> OTG                  | V <sub>BAT</sub> falling, MIN_BAT_SEL = 0                                                     | Full  | 2.67 |      | 2.89 | v     |
| Battery Voltage                                                                | VBAILOWV_OIG                              | V <sub>BAT</sub> falling, MIN_BAT_SEL = 1                                                     | Full  | 2.47 |      | 2.69 | v     |
| Minimum Battery Voltage to Enter                                               | V                                         | V <sub>BAT</sub> rising, MIN_BAT_SEL = 0                                                      | Full  | 2.9  |      | 3.06 | v     |
| Boost Mode                                                                     | $V_{\text{OTG}\_\text{BAT}\_\text{EN}}$   | V <sub>BAT</sub> rising, MIN_BAT_SEL = 1                                                      | Full  | 2.7  |      | 2.86 | v     |
| Boost Mode Output Current<br>Range                                             | I <sub>OTG_OCP</sub>                      |                                                                                               | Full  | 1.2  |      | 4    | А     |
| Boost Mode Reverse Blocking<br>FET (RBFET) Over-Current<br>Protection Accuracy | I <sub>OTG_OCP_ACC</sub>                  | BOOST_LIM[2:0] = 000 (1.2A)                                                                   | +25°C |      | 1.2  |      | А     |
| Boost Mode Over-Voltage<br>Threshold                                           | $V_{\text{OTG}\_\text{OVP}}$              | Rising threshold                                                                              | Full  | 5.85 | 6    |      | V     |
| REGN LDO                                                                       |                                           |                                                                                               |       |      |      |      |       |
|                                                                                | V                                         | V <sub>VBUS</sub> = 9V, I <sub>REGN</sub> = 40mA                                              | Full  | 4.85 | 5    | 5.1  | v     |
| REGN LDO Output Voltage                                                        | V <sub>REGN</sub>                         | V <sub>VBUS</sub> = 5V, I <sub>REGN</sub> = 20mA                                              | Full  | 4.75 | 4.85 |      | v     |
| REGN LDO Current Limit                                                         | I <sub>REGN</sub>                         | $V_{VBUS} = 9V, V_{REGN} = 3.8V$                                                              | Full  | 60   |      |      | mA    |

# **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                | SYMBOL                | CONDITIONS                       | TEMP  | MIN | TYP  | MAX | UNITS |
|------------------------------------------|-----------------------|----------------------------------|-------|-----|------|-----|-------|
| Logic I/O Pin Characteristics (OTG       | , nCE, PSEL           | and nQON)                        |       |     |      |     | •     |
| Input High Threshold                     | VIH                   |                                  | Full  | 1   |      |     | V     |
| Input Low Threshold                      | VIL                   |                                  | Full  |     |      | 0.2 | V     |
| High-Level Leakage Current               | I <sub>IN_BIAS</sub>  | Pull up rail 1.8V                | Full  |     |      | 1   | μA    |
|                                          |                       | Battery only mode                | +25°C |     | 0.85 |     |       |
| Internal nQON Pull-Up                    | $V_{\text{QON}}$      | V <sub>VBUS</sub> = 9V           | +25°C |     | 0.85 |     | V     |
|                                          |                       | V <sub>VBUS</sub> = 5V           | +25°C |     | 0.85 |     |       |
| Internal nQON Pull-Up Resistance         | $R_{QON}$             |                                  | +25°C |     | 200  |     | kΩ    |
| Logic I/O Pin Characteristics (nINT      | , STAT and n          | PG)                              |       |     |      |     |       |
| Output Low Threshold                     | V <sub>OL</sub>       | Sink current = 5mA, sink current | Full  |     |      | 0.3 | V     |
| High-Level Leakage Current               | I <sub>OUT_BIAS</sub> | Pull up rail 1.8V                | Full  |     |      | 1   | μA    |
| I <sup>2</sup> C Interface (SCL and SDA) |                       |                                  |       |     |      |     |       |
| Input High Threshold, SCL and SDA        | VIH                   | Pull up rail 1.8V                | Full  | 1   |      |     | V     |
| Input Low Threshold                      | V <sub>IL</sub>       | Pull up rail 1.8V                | Full  |     |      | 0.2 | V     |
| Output Low Threshold                     | V <sub>OL</sub>       | Sink current = 5mA, sink current | Full  |     |      | 0.3 | V     |
| High-Level Leakage Current               | I <sub>BIAS</sub>     | Pull up rail 1.8V                | Full  |     |      | 1   | μA    |

# TIMING REQUIREMENTS

| PARAMETER                                                | SYMBOL                  | CONDITIONS                                      | TEMP  | MIN  | TYP  | MAX  | UNITS |
|----------------------------------------------------------|-------------------------|-------------------------------------------------|-------|------|------|------|-------|
| V <sub>VBUS</sub> /V <sub>BAT</sub> Power-Up             |                         |                                                 |       |      |      | •    | •     |
| Bad Adapter Detection Duration                           | t <sub>BADSRC</sub>     |                                                 | +25°C |      | 30   |      | ms    |
| BAT Over-Voltage Protection                              |                         |                                                 |       |      |      |      |       |
| Battery Over-Voltage Deglitch Time to Disable<br>Charge  | t <sub>BATOVP</sub>     |                                                 | +25°C |      | 0.1  |      | μs    |
| Battery Charger                                          |                         |                                                 |       |      |      |      |       |
| Recharge Deglitch Time                                   | t <sub>RECHG</sub>      |                                                 | +25°C |      | 15   |      | ms    |
| Current Pulse Control                                    |                         |                                                 | •     |      |      |      |       |
| Current Pulse Control Stop Pulse                         | $t_{PUMPX\_STOP}$       |                                                 | +25°C | 380  |      | 540  | ms    |
| Current Pulse Control Long On Pulse                      | t <sub>PUMPX_ON1</sub>  |                                                 | +25°C | 260  |      | 360  | ms    |
| Current Pulse Control Short On Pulse                     | t <sub>PUMPX_ON2</sub>  |                                                 | +25°C | 55   |      | 110  | ms    |
| Current Pulse Control Off Pulse                          | $t_{PUMPX_OFF}$         |                                                 | +25°C | 55   |      | 110  | ms    |
| Current Pulse Control Stop Start Delay                   | t <sub>PUMPX_DLY</sub>  |                                                 | +25°C | 85   |      | 145  | ms    |
| nQON and Ship Mode Timing                                |                         |                                                 |       |      |      |      |       |
| nQON Low Time to Turn on BATFET and to<br>Exit Ship Mode | t <sub>shipmode</sub>   |                                                 | +25°C | 0.9  | 1    | 1.2  | s     |
| nQON Low Time to Enable Full System Reset                | t <sub>QON_RST</sub>    |                                                 | +25°C | 14.5 | 16   | 18.5 | s     |
| BATFET off Time during Full System Reset                 | t <sub>BATFET_RST</sub> |                                                 | +25°C | 210  | 250  | 300  | ms    |
| Enter Ship Mode Delay                                    | $t_{SM_DLY}$            |                                                 | +25°C |      | 12.5 |      | s     |
| I <sup>2</sup> C Interface                               |                         |                                                 | •     |      |      |      |       |
| SCL Clock Frequency                                      | f <sub>SCL</sub>        |                                                 | +25°C |      | 400  |      | kHz   |
| Digital Clock and Watchdog Timer                         |                         |                                                 |       |      |      |      |       |
| Digital Low Power Clock                                  | $\mathbf{f}_{LPDIG}$    | REGN LDO disabled                               | +25°C |      | 30   |      | kHz   |
| Digital Clock                                            | f <sub>DIG</sub>        | REGN LDO enabled                                | +25°C | 1400 | 1500 | 1600 | kHz   |
| Watabdag Basat Tima                                      | +                       | WATCHDOG[1:0] = 11 (160s),<br>REGN LDO disabled | +25°C | 150  | 160  |      |       |
| Watchdog Reset Time                                      | t <sub>wDT</sub>        | WATCHDOG[1:0] = 11 (160s),<br>REGN LDO enabled  | +25℃  | 150  | 160  |      | s     |

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Time (40ms/div)



Time (400µs/div)











Time (2ms/div)

#### JUNE 2021 10

# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**



Time (400ns/div)



Time (400ns/div)



Time (8µs/div)



Time (4ms/div)

# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**











### SGM41510

# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**



# **TYPICAL APPLICATION CIRCUIT**



Figure 1. SGM41510 with PSEL Interface and USB On-the-Go (OTG)

# FUNCTIONAL BLOCK DIAGRAM



Figure 2. SGM41510 Block Diagram

# **DETAILED DESCRIPTION**

The SGM41510 is a power management and charger device for applications such as cell phones and tablets that use high capacity single-cell Li-Ion or Li-polymer batteries. The SGM41510 is capable to operate with input voltages from 3.9V up to 14V. Automatic power path selection to power the system (SYS) from the input source (VBUS), battery (BAT), or both, is another feature of the device. Battery charge current is programmable and can reach to a maximum of 5A (charge). In the boost mode, the battery voltage is boosted to power the VBUS pin (2.4A TYP) when it is a power receiving node (USB OTG) that is typically regulated to 4.998V.

The device may operate in several different modes:

In HIZ mode, the VBUS and input source are disconnected from power circuit by turning the reverse blocking FET (Q1) off. In this mode, internal REGN LDO, converter switches and some other parts of the internal circuit remain off to save the battery while it is supplying DC power to the system through BATFET.

In the sleep mode the switching is stopped. The charger goes to the sleep mode when the input source voltage (V<sub>VAC</sub>) is not high enough for charging the battery. In other words, V<sub>VAC</sub> is smaller than V<sub>BAT</sub> + V<sub>SLEEP</sub> (where V<sub>SLEEP</sub> is a small threshold) and buck converter is not able to charge, even at its maximum duty cycle. The boost may also go to the sleep mode if similar issue happens in the reverse direction (when V<sub>VAC</sub> is almost equal or smaller than V<sub>BAT</sub>).

In supplement mode, the input source power is not enough to supply system demanded power and the battery is assisted by discharging to the system in parallel, providing the deficit.

### Power-On-Reset (POR)

The internal circuit of the device is powered from the greater voltage between V<sub>VBUS</sub> and V<sub>BAT</sub>. When the voltage of the selected source goes above its UVLO level (V<sub>VBUS</sub> > V<sub>VBUS\_UVLOZ</sub> or V<sub>BAT</sub> > V<sub>BAT\_UVLOZ</sub>) a POR happens and activates the sleep comparator, battery depletion comparator and BATFET driver. Upon activation, the l<sup>2</sup>C interface will also be ready for communication and all registers reset to their default values. The host can access all registers after POR.

# Power-Up from Battery Only (No Input Source)

When only the battery is presented as a source and its voltage is above depletion threshold ( $V_{BAT_DPL_RISE}$ ), the BATFET turns on and connects the battery to the system. The quiescent current is minimum because the REGN LDO remains off. Conduction losses are also low due to small R<sub>DSON</sub> of BATFET. Low losses help to extend the battery run time. There is no battery temperature protection when battery is discharging to the system (no charging or boosting).

The discharge current through BATFET is continuously monitored. In the supplement mode, if a system overload (or short) occurs ( $I_{BAT} > I_{BATFET_OCP}$ ), the BATFET is turned off immediately and BATFET\_DIS bit is set to 1. The BATFET will not enable until the input source is applied or one of the **BATFET Enable Mode (Exit Ship Mode)** methods (explained later) is used to activate the BATFET.

### Power-Up Process from the Input Source

Upon connection of an input source (VBUS), its voltage is checked to turn on the internal REGN LDO regulator and the bias circuits (no matter if the battery is present or not). The input current limit is determined and set before the buck converter is started when AUTO\_DPDM\_EN bit is set. The sequences of actions when VBUS as input source is powered up are:

- 1. REGN LDO power-up.
- 2. Poor source detection (qualification).

**3. Input source type detection.** (Based on PSEL input. It is used to set the default input current limit (IINLIM[5:0]).)

4. Setting of the input voltage limit threshold (VINDPM threshold).

5. DC/DC converter power-up.

Details of the power-up steps are explained in the following sections.

#### **REGN LDO Power-Up**

The REGN low dropout regulator powers the internal bias circuits, HSFET and LSFET gate drivers. The STAT pin can also be pulled up to REGN. The REGN enables when the following 2 conditions are satisfied and remain valid for a 220ms delay time, otherwise the device stays in high impedance mode (HIZ) with REGN LDO off.

#### 1. $V_{VBUS} > V_{VBUS_UVLOZ}$ .

2.  $V_{VBUS} > V_{BAT} + V_{SLEEPZ}$  (in buck mode) or  $V_{VBUS} < V_{BAT} + V_{SLEEP}$  (in boost mode).

In HIZ state, the VBUS source is disconnected (reverse blocking FET or Q1 is turned off) and the quiescent current drawn from VBUS is very small (less than  $I_{VBUS_{HIZ}}$ ). System is only powered by the battery in HIZ mode.

#### **Poor Source Detection (Qualification)**

When REGN LDO is powered, the input source (adaptor) is checked for its type and current capacity. To start the buck converter, the input (VBUS) must meet the following conditions:

#### 1. V<sub>VBUS</sub> < V<sub>ACOV</sub>.

2. VVBUS > VVBUS\_MIN during tBADSRC test period (30ms TYP) in which the IBAD\_SRC (30mA TYP) current is pulled from VBUS.

If the test is failed, the conditions are repeatedly checked every two seconds. As soon as the input source passes qualification, the VBUS\_GD bit in status register is set to 1 and a pulse is sent to the nINT pin to inform the host. Type detection will start as next step.

#### Input Source Type Detection

The input source detection will run through the PSEL pin when AUTO\_DPDM\_EN bit is set while REGN LDO is powered and after the VBUS\_GD bit is set. The input current limit of the SGM41510 is sets based on the state of PSEL pin. A pulse is sent to nINT pin to inform the host when the input source type detection is completed. Some registers and pins are also updated as detailed below:

1. Input current limit register (the value in the IINLIM[5:0]) is changed to set current limit.

2. PG\_STAT (power good) bit is set.

3. VBUS\_STAT[2:0] register is updated to indicate USB or adaptor input source types.

Table 1. Input Current Limit Setting from PSEL

The host can over-write IINLIM[5:0] register to change the input current limit if needed. The charger input current is always limited by the IINLIM[5:0] register or ILIM pin at all-time.

When AUTO\_DPDM\_EN is disabled, the input source type detection is bypassed. The input current limit (IINLIM[5:0]) register and VBUS\_STAT[2:0] register are unchanged from previous values.

#### Input Current Limit by PSEL

PSEL pin interfaces with USB physical layer (PHY) for input current limit setting. The USB PHY device output is used to detect if the input is a USB host or a charging port. To implement USB100 in the system, the host can enter HIZ mode by setting EN\_HIZ bit after 2min charging with 500mA input current limit. In the default mode, IINLIM[5:0] is updated automatically by PSEL value in real time as given in Table 1.

#### Force Detection of Input Current Limit

The host can set FORCE\_DPDM bit to 1 in host mode to force the device to run. And the FORCE\_DPDM bit returns to 0 by itself and input result is updated after the detection is completed .

# Setting of the Input Voltage Limit Threshold (VINDPM Threshold)

The device supports a wide range of input voltage limit (3.9V to 14V) for high voltage charging and provides to set input voltage limit (VINDPM[6:0]) threshold to facilitate autonomous detection.

1. Run absolute VINDPM (FORCE\_VINDPM = 1) (default).

By setting FORCE\_VINDPM bit to 1, VINDPM[6:0] register is writable and allows host to set the absolute threshold of VINDPM function.

#### 2. Close VINDPM (FORCE\_VINDPM = 0).

When FORCE\_VINDPM bit is 0, the absolute VINDPM threshold setting is disabled. The VINDPM[6:0] register is read only.

| Input Detection       | PSEL Pin | Input Current Limit (I <sub>INLIM</sub> ) | VBUS_STAT[2:0] |
|-----------------------|----------|-------------------------------------------|----------------|
| USB Host SDP (USB500) | High     | 500mA                                     | 001            |
| Adapter               | Low      | 4900mA                                    | 010            |

#### **DC/DC Converter Power-Up**

The 1.5MHz switching converter composed of LSFET and HSFET is enabled and can start switching when the input current limit is set. Converter is initiated with a soft start when the system voltage is ramped up. The input current is limited to 200mA or IINLIM[5:0], whichever is smaller, if SYS voltage is less than 2.2V, otherwise the limit is set by ILIM pin and IINLIM[5:0] register.

The BATFET remains on to charge the battery if the battery charging function is enabled, otherwise BATFET turns off.

The actual input current limit used by the dynamic power management is set by IINLIM[5:0] register. In addition, the current limit is clamped by ILIM pin unless EN\_ILIM bit is 0 to disable ILIM pin function.

The battery charger deploys a highly efficient 1.5MHz step-down switching regulator. The fixed frequency oscillator keeps tight control of the switching frequency under all conditions of input voltage, battery voltage, charge current and temperature, simplifying output filter design.

The device switches to PFM control at light load for higher efficiency when battery voltage is below the minimum system voltage or charging is disabled. During PFM mode, the switching duty cycle is set by the ratio of SYS and VBUS.

### **Boost Mode**

The SGM41510 supports USB On-The-Go. The device supports boost converter operation to deliver power from the battery to other portable devices through USB port. When a load device is connected to the USB port, the converter can operate as a step-up synchronous converter (boost mode) to supply power from the battery to that load. The boost mode output current is limited up to 2.4A (default limit) and adjustable up to 4A, but the actual current is related to battery voltage and thermal dissipation conditions. Converter will be set to boost mode if at least 30ms is passed from enabling this mode (OTG pin is high and OTG\_CONFIG bit = 1) and the following conditions are satisfied:

- 1.  $V_{BAT} > V_{BATLOWV_OTG}$ .
- 2.  $V_{VBUS} < V_{BAT} + V_{SLEEP}$  (in sleep mode).

In boost mode, the device employs a 500kHz or 1.5MHz (set by BOOST\_FREQ bit) step-up switching regulator based on system requirements. To avoid frequency change during boost mode operations, write to boost frequency configuration bit (BOOST\_FREQ) is ignored when OTG\_CONFIG is enabled.

During boost mode, the status register VBUS\_STAT[2:0] bits are set to 111, the  $V_{\text{VBUS}}$  output is 4.998V by default

(selectable through BOOSTV[3:0] register) and the output current can reach up to 4A, selected through  $l^2C$  (BOOST\_LIM[2:0] register). The boost output is maintained when V<sub>BAT</sub> is above V<sub>BATLOWV\_OTG</sub> threshold.

# Host Mode and Default Mode Operation with the Watchdog Timer

After a power on reset, the device starts in default mode (standalone) with all registers reset as if the watchdog timer is expired. When the host is in sleep mode or there is no host, the device stays in the default mode in which the SGM41510 operates like an autonomous charger. The battery is charged for 12 hours (default value for the fast charging safety timer). Then the charge stops while buck converter continues to operate to power the system load. In this mode the PSEL pin directly affects the IINLIM[5:0] register in real time and WATCHDOG FAULT bit is high.

Most of the flexibility features of the SGM41510 become available in the host mode when the device is controlled by a host with I<sup>2</sup>C. By setting the WD RST bit to 1, the charger mode changes from default mode to host mode. In this mode the WATCHDOG\_FAULT bit is low and all device parameters can be programmed by the host. To prevent device watchdog reset that results in going back to default mode, the host must either disable the watchdog timer by setting WATCHDOG[1:0] = 00, or it must consistently reset the watchdog timer before expiry by writing 1 to WD RST to prevent WATCHDOG FAULT bit to be set. Every time a 1 is written to the WD\_RST, the watchdog timer will restart counting. Therefore, it should be reset again before overflow (expiry) to keep the device in the host mode. If the watchdog timer expires (WATCHDOG FAULT bit = 1), the device returns to default mode and all registers are reset to their default values except for IINLIM[5:0], VINDPM[6:0], BATFET RST EN, BATFET DLY and BATFET DIS bits that keep their values unchanged.



Figure 3. Watchdog Timer Flow Chart

### **Battery Charging Management**

The SGM41510 is designed for charging single-cell Li-lon or Li-polymer batteries with a charge current up to 5A (MAX). The battery connection switch (BATFET) is in the charge or discharge current path features low on-resistance (15m $\Omega$ ) to allow high efficiency and low voltage drop.

Charging Cycle in Autonomous Mode

Charging is enabled if CHG\_CONFIG = 1 and nCE pin is pulled low. In default mode, the SGM41510 runs a charge cycle with the default parameters itemized in Table 2. At any moment, the host can be controlled by changing to host mode.

| Table 2 | Charging | Parameter | Default | Setting |
|---------|----------|-----------|---------|---------|
|---------|----------|-----------|---------|---------|

| Default Mode                              | SGM41510 |
|-------------------------------------------|----------|
| Charging Voltage (VREG)                   | 4.208V   |
| Charging Current (I <sub>CHG_REG</sub> )  | 2.048A   |
| Pre-Charge Current (I <sub>PRECHG</sub> ) | 128mA    |
| Termination Current (I <sub>TERM</sub> )  | 256mA    |
| Safety Timer                              | 12 hours |

#### Start a New Charging Cycle

If the converter can start switching and all the following conditions are satisfied a new charge cycle starts:

- Safety timer fault is not asserted.
- BATFET is not forced off. (BATFET\_DIS bit = 0).
- Charging enabled (3 conditions: CHG\_CONFIG bit = 1, ICHG[6:0] register is not 0mA and nCE pin is low).

 $\bullet$  Battery voltage is below the programmed full charge level (V\_{\mathsf{REGN}}).

A new charge cycle starts automatically if battery voltage falls below the recharge threshold level ( $V_{REG}$  - 100mV or  $V_{REG}$  - 200mV configured by VRECHG bit). Also, if the charge cycle is completed, a new charging cycle can be initiated by toggling of the nCE pin or CHG\_CONFIG bit.

Normally a charge cycle terminates when the charge voltage is above the recharge threshold level and the charging current falls below the termination threshold if the device is not in thermal regulation or Dynamic Power Management (DPM) mode.

#### **Charge Status Report**

STAT is an open-drain output pin that reports the status of charge and can drive an LED for indication: a low indicates charging is in progress, a high shows charging is completed or disabled and alternating low/high (blinking) shows a charging fault. The STAT may be disabled (keep the open drain switch off) by setting STAT\_DIS bit = 1.

The CHRG\_STAT[1:0] status register reports the present charging phase and status by two bits: 00 = charging disabled, 01 = in pre-charge, 10 = in fast charging (constant current mode or constant voltage mode) and 11 = charging completed.

A negative pulse is sent on nINT pin to inform the host when a charging cycle is completed.

#### **Battery Charging Profile**

The SGM41510 features a full battery charging profile with three phases. In the beginning of the cycle the battery voltage  $(V_{BAT})$  is tested, and appropriate current and voltage regulation levels are selected as shown in Table 3. Depending on the detected status of the battery, the proper phase is selected to start or for continuation of the charging cycle. The phases are: preconditioning, constant current and constant voltage.

#### Table 3. Charging Current Setting Based on VBAT

| V <sub>BAT</sub> | Selected<br>Charging<br>Current | Default Value in the Register | CHRG_STAT[1:0] |
|------------------|---------------------------------|-------------------------------|----------------|
| < 2.2V           | I <sub>SHORT</sub>              | -                             | 01             |
| 2.2V to 3V       | I <sub>PRECHG</sub>             | 128mA                         | 01             |
| > 3V             | I <sub>CHG</sub>                | 2048mA                        | 10             |

Note that in the DPM or thermal regulation modes, normal charging functions are temporarily modified: The charge current will be less than the value in the register; termination is disabled, and the charging safety timer is slowed down by counting at half clock rate.



Figure 4. Battery Charging Profile

#### Termination

A charge cycle is terminated when the battery voltage is above the recharge threshold and the current falls below the programmed termination current. Unless there is a high power demand for system and need to operate in supplement mode, the BATFET turns off at the end of the charge cycle. Even after termination, the buck converter continues to operate to supply power to the system.

CHRG\_STAT[1:0] is set to 11 and a negative pulse is sent to nINT pint after termination.

If the charger is regulating input current or input voltage or junction temperature instead of charge current, termination will be temporarily prevented. EN\_TERM bit is termination control bit and can be set to 0 to disable termination before it happens.

#### **Resistance Compensation (IRCOMP)**

For high current charging system, resistance between charger output and battery cell terminal such as board routing, connector, MOSFETs and sense resistor can force the charging process to move from constant current to constant voltage too early and increase charge time. To speed up the charging cycle, the device provides resistance compensation (IRCOMP) feature which can extend the constant current charge time to deliver maximum power to battery.

The device allows the host to compensate for the resistance by increasing the voltage regulation set point based on actual charge current and the resistance as shown below. For safe operation, the host should set the maximum allowed regulation voltage register (VCLAMP[2:0]) and the minimum resistance compensation (BAT COMP[2:0]).

#### **Battery Monitor**

The device provides a CM pin for monitoring charge/ discharge/battery/input current, and also for monitoring input/ battery/system (VBUS, BAT, SYS) voltages. This is decided by CM\_OUT[2:0] register in REG15 and allowed when CONV\_START in REG02 is set to 1 only.

The CM pin needs to connect to GND through an external resistor  $R_{CM},\ 10k\Omega$  or  $5k\Omega$  is recommended for normal applications.

When CM pin is used for monitoring input current (current of VBUS when the device is operating in buck mode), or charge current (current of SYS + BAT when the device is operating in buck mode) or discharge current (current of VBUS when the device is operating in boost mode), 1/40000 of the monitored current flows through the resistor ( $I_{CM}$ ). Then the voltage of CM ( $V_{CM}$ ) pin when monitoring a kind of current ( $I_M$ ) can be followed by Equation 2 and Equation 3.

$$V_{CM} = R_{CM} \times I_{CM}$$
 (2)  
 $I_{CM} = I_M / 40000$  (3)

When CM pin is used for monitoring the BAT current (I<sub>BAT</sub>), 1/40000 of the BAT current with 160µA DC offset flows through the resistor. Then V<sub>CM</sub> can be followed by Equation 2 and Equation 4.

$$I_{CM} = 160 \mu A \pm (I_{BAT}/40000)$$
 (4)

where:

Direction of buck mode indicates a positive value; Direction of boost mode indicates a negative value.

When CM pin is used for monitoring BAT/SYS/VBUS voltage, the  $V_{\rm CM}$  is equal to 1/2 of BAT/SYS voltage and 1/10 of VBUS voltage.

$$V_{CM} = V_{BAT}/2$$

$$V_{CM} = V_{SYS}/2$$
(5)
(6)

$$V_{\rm CM} = V_{\rm SYS}/2 \tag{6}$$

$$V_{\rm CM} = V_{\rm BUS}/2 \tag{7}$$

#### Safety Timer

Abnormal battery conditions may result in prolonged charge cycles. An internal safety timer is considered to stop charging in such conditions. If the safety time is expired, CHRG\_FAULT[1:0] bits are set to 11 and a negative pulse is sent to nINT pin. By default the charge time limit is 4 hours if the battery voltage does not rise above  $V_{BATLOWV}$  threshold and 12 hours if it goes above  $V_{BATLOWV}$ . This feature is optional and can be disabled by clearing EN\_TIMER bit. The 12 hours limit can also be reduced by setting CHG\_TIMER[1:0] bits through  $I^2C$ .

The safety timer counts at half clock rate when charger is running under input voltage regulation, input current regulation or thermal regulation because in these conditions, the actual charge current is likely to be less than the register setting. As an example, if the safety timer is set to 5 hours and the charger is regulating the input current (IINLIM\_STAT bit = 1) in the whole charging cycle, the actual safety time will be 10 hours. Clearing the TMR2X\_EN bit will disable the half clock rate feature.

The safety timer is paused if a fault occurs and charging is suspended. It will resume once the fault condition is removed. If charging cycle is stopped by a restart or by toggling nCE pin or CHG\_CONFIG bit, the timer resets and restarts a new timing.

#### Narrow Voltage DC (NVDC) Architecture

The SGM41510 features an NVDC design using the BATFET that connects the system and battery. By using the linear region of the BATFET, the charger regulates the system bus voltage (SYS pin) above the minimum setting using buck converter even if the battery voltage is very low. MOSFET linear mode allows for the large voltage difference between SYS and BAT pins to appear as  $V_{DS}$  across the switch while conducting and charging battery. SYS\_MIN[2:0] register sets the minimum system voltage (default 3.5V). If the system is in minimum system voltage regulation, VSYS\_STAT bit is set.

The BATFET operates in linear region when the battery voltage is below the minimum system voltage setting. The system voltage is regulated to 150mV (TYP) above the minimum system voltage setting. The battery gradually gets charged and its voltage rises above the minimum system voltage and lets BATFET to change from linear mode to fully turned-on switch such that the voltage difference between the system and battery is the small V<sub>DS</sub> of fully on BATFET.

The system voltage is always regulated to 50mV (TYP) above the battery voltage if:

1) The charging is terminated or

2) Charging is disabled and the battery voltage is above the minimum system voltage setting.



#### Figure 5. System Voltage vs. Battery Voltage

### Dynamic Power Management (DPM)

The SGM41510 features a dynamic power management (DPM). To implement DPM the device always monitors, the input current and voltage to regulate power demand from the source and avoid input adapter overloading or to meet the maximum current limits specified in the USB specs. Overloading an input source may results in either current trying to exceed the input current limit ( $I_{INLIM}$ ) or the voltage tending to fall below the input voltage limit ( $V_{INDPM}$ ). With DPM, the device keeps the  $V_{SYS}$  regulated to its minimum setting by reducing the battery charge current adequately such that the input parameter (voltage or current) does not exceed the limit. In other words, charge current is reduces to satisfy  $I_{IN} \leq I_{INLIM}$  or  $V_{IN} \geq V_{INDPM}$  which ever occurs first. DPM can be either an  $I_{IN}$  type (IINLIM) or  $V_{IN}$  type (VINDPM) depending on which limit is reached.

Changing to the supplement mode may be required if the charge current is decreased and reached to zero, but the input is still overloaded. In this case the charger reduces the system voltage below the battery voltage to allow operation in the supplement mode and provide a portion of system power demand from the battery through the BATFET.

The IINLIM\_STAT or VINDPM\_STAT status bits are set during an IINLIM or VINDPM respectively. Figure 6 summarizes the DPM behavior (IINLIM type) for a design example with a 9V/1.2A adapter, 3.2V battery, 2.8A charge current setting and 3.4V minimum system voltage setting.



Figure 6. Input, Battery and System Voltage and Currents in DPM

#### Supplement Mode

If the system voltage drops below the battery voltage, the BATFET gradually starts to turn on. The threshold margin is 150mV if V<sub>SYS\_MIN</sub> setting is less than V<sub>BAT</sub> and 45mV if V<sub>SYS\_MIN</sub> setting is larger than V<sub>BAT</sub>. At low discharge currents, the BATFET gate voltage is regulated (R<sub>DS</sub> modulation) such that the BATFET V<sub>DS</sub> stays at 30mV. At higher currents, the BATFET will turn fully on (reaching its lowest R<sub>DSON</sub>). From this point, increasing the discharge current will linearly increase the BATFET V<sub>DS</sub> (determined by R<sub>DSON</sub> × I<sub>D</sub>). Use of the MOSFET linear mode at lower currents prevents swinging oscillation of entering and exiting the supplement mode.

BATFET gate regulation V-I characteristics is shown in Figure 7. If the battery voltage falls below its minimum depletion, the BATFET turns off and exits supplement mode.



Figure 7. BATFET Gate Regulation V-I Curve

# BATFET Control for System Power Reset and Ship Mode

#### Ship Mode (BATFET Disable)

Ship mode is usually used when the system is stored or in idle state for a long time or is in shipping. In such conditions, it is better to completely disconnect battery and make system voltage zero to minimize the leakage and extend the battery life. To enter ship mode, the BATFET has to be forced off by setting BATFET\_DIS bit. The BATFET turns off immediately if BATFET\_DLY bit is 0, or turns off after a  $t_{SM_DLY}$  delay (12.5 seconds) if BATFET\_DLY is set.

#### Exit Ship Mode (BATFET Enable)

To exit the ship mode and enable the BATFET one of the following can be applied:

With no input power (no operating VBUS):

1. Connect the adapter to the input with a valid voltage to the VBUS input.

2. Pull nQON pin from logic high to low to enable BATFET for example by shorting nQON to GND. The negative pulse width should be at least a  $t_{SHIPMODE}$  (1s TYP) for deglitching.

With the chip already powered by VBUS:

3. Clear BATFET\_DIS bit using host and  $I^2C$ .

4. Set REG\_RST bit to reset all registers including BATFET\_DIS bit to default (0).

5. Apply a negative pulse to nQON (same as 2).

#### Full System Reset with BATFET Using nQON

When the input source is not present, the BATFET can act as a load on/off switch between the system and battery. This feature can be used to apply a power-on reset to the system. Host can toggle BATFET\_DIS bit to cycle power off/on and reset the system. A push-button connected to nQON pin or a negative pulse can also be used to manually force a system power cycle when BATFET is ON (BATFET\_DIS bit = 0). For this function, a negative logic pulse with a minimum width of  $t_{QON_RST}$  (16s TYP) must be applied to the nQON pin that results in a temporary BATFET turn off for  $t_{BATFET_RST}$  (250ms TYP) that automatically turns on afterward. This functionality can be disabled by setting BATFET\_RST\_EN bit to 0.

In summary the nQON pin controls BATFET and system reset in two different ways:

1. Enable BATFET: Applying an nQON logic high to low transition with longer than  $t_{SHIPMODE}$  deglitch time (negative pulse) turns on BATFET to exit ship mode (Figure 8 left).

2. Reset BATFET: By applying a logic low for a duration of at least  $t_{QON\_RST}$  to nQON pin while VBUS is not powered and BATFET is allowed to turn on (BATFET\_DIS bit = 0), the BATFET turns off for  $t_{BATFET\_RST}$  and then it is re-enabled resulting in a system power-on-reset. This function can be disabled by clearing BATFET\_RST\_EN bit (Figure 8 right).

A typical push button circuit for nQON is given in Figure 9.

### Status Outputs Pins (nPG, STAT and nINT) Power Good Indication (nPG Pin and PG\_STAT Bit)

When a good input source is connected to VBUS and input type is detected, the PG\_STAT status bit goes high and the nPG pin goes low. A good input source is detected if all following conditions on  $V_{VBUS}$  are satisfied and input type detection is completed:

- $V_{VBUS}$  is in the operating range:  $V_{VBUS}_{UVLOZ} < V_{VBUS} < V_{VACOV}$ .
- Device is not in sleep mode:  $V_{VBUS} > V_{BAT} + V_{SLEEP}$ .
- Input source is not poor:  $V_{VBUS} > V_{VBUSMIN}$  (3.75V TYP) when
- I<sub>BAD\_SRC</sub> (30mA TYP) loading is applied. (Poor source detection.) • Completed input source type detection.

### Charge Status (STAT Pin)

Charging state is indicated with the open-drain STAT pin as explained in Table 4. This pin is able to drive an LED (see Figure 1). The STAT pin function can be disabled by setting STAT\_DIS bit.

#### Table 4. STAT Pin Function

| Charging State                                                                                 | STAT Indicator |
|------------------------------------------------------------------------------------------------|----------------|
| Charging battery (or recharge)                                                                 | Low (LED ON)   |
| Charge complete                                                                                | High (LED OFF) |
| Charging is disabled or in sleep mode                                                          | High (LED OFF) |
| Charge is suspended due to input over-voltage,<br>timer faults or input or system over-voltage | 1Hz Blinking   |



#### Figure 8. Left: nQON Timing to Exit Ship Mode (Enable BATFET), Right: System Power Reset (BATFET Temporarily Off)



Figure 9. nQON Push Button Circuit

#### nINT Interrupt Output Pin

When a new update occurs in the charger states, a 256µs negative pulse is sent through the nINT pin to interrupt the host. The host may not continuously monitor the charger device and by receiving the interrupt it can react and check the charger situation on time.

The following events can generate an interrupt pulse:

1. All faults reflected in REG0C register (watchdog, boost overload, charge faults and battery over-voltage).

2. Charging completed.

3. PSEL identified a connected source (USB or adapter). (Through PSEL or DPDM detection, with OTG pin.)

4. Input source voltage entered the "input good" range:

a)  $V_{VBUS}$  exceeded  $V_{BAT}$  (not in sleep mode).

b)  $V_{VBUS}$  came below  $V_{VACOV}$ .

c)  $V_{VBUS}$  remained above  $V_{VBUSMIN}$  (3.75V TYP) when  $I_{BAD\_SRC}$  (30mA TYP) load current is applied.

5. Input removed or out of the "input good" range.

6. A DPM event (VINDPM or IINLIM) occurred (a maskable interrupt).

Once a fault happens, the INT pulse is asserted once and the fault bits are updated in REGOC. Fault status is not reset in the register until the host reads it. A new fault will not assert a new INT pulse until the host reads REGOC and all the previous faults are cleared. Therefore in order to read the current time faults the host must read REGOC two times consecutively. The first read returns the history of the fault register status (from the time of the last read or reset) and the second one checks the current active faults.

REG0C does not support multi-read and multi-write as will be explained later.

### **Current Pulse Control Protocol**

The device provides the control to generate the VBUS current pulse protocol to communicate with adjustable high voltage adapter in order to signal adapter to increase or decrease output voltage. To enable the interface, the EN\_PUMPX bit must be set. Then the host can select the increase/decrease voltage pulse by setting one of the PUMPX\_UP or PUMPX\_DN bit (but not both) to start the VBUS current pulse sequence. During the current pulse sequence, the PUMPX\_UP and PUMPX\_DN bits are set to indicate pulse sequence is in progress and the device pulses the input current limit between current limit set forth by IINLIM[5:0] register and the 100mA current limit. When the pulse sequence is completed, the input current limit is returned to the value set by IINLIM[5:0] register and the PUMPX\_UP or PUMPX\_DN bit is cleared. In addition, the EN\_PUMPX can be cleared during the current pulse sequence to terminate the sequence and force charger to return to input current limit as set forth by the IINLIM[5:0] register immediately. When EN\_PUMPX bit is low, write to PUMPX\_UP and PUMPX\_DN bits would be ignored and have no effect on VBUS current limit.

### Input Current Limit on ILIM

For safe operation, the device has an additional hardware pin on ILIM to limit maximum input current on ILIM pin. The maximum input current is set by a resistor from ILIM pin to ground as:

$$I_{\rm INMAX} = \frac{K_{\rm ILIM}}{R_{\rm ILIM}}$$
(8)

The actual input current limit is the lower value between ILIM setting and register setting (IINLIM[5:0]). For example, if the register setting is 111111 for 3.25A, and ILIM has a  $260\Omega$  resistor (K<sub>ILIM</sub> = 390 MAX) to ground for 1.5A, the input current limit is 1.5A. ILIM pin can be used to set the input current limit rather than the register settings when EN\_ILIM bit is set. The device regulates ILIM pin at 0.8V. If ILIM voltage exceeds 0.8V, the device enters input current regulation (refer to dynamic power management section).

The ILIM pin can also be used to monitor input current when EN\_ILIM is enabled. The voltage on ILIM pin is proportional to the input current. As shown in Equation 9, the ILIM pin can be used to monitor the input current.

$$I_{IN} = \frac{K_{ILIM} \times V_{ILIM}}{R_{ILIM} \times 0.8V}$$
(9)

For example, if ILIM pin is set with  $260\Omega$  resistor, and the ILIM voltage is 0.4V, the actual input current 0.615A - 0.75A (based on K<sub>ILIM</sub> specified). If ILIM pin is open, the input current is limited to zero since ILIM voltage floats above 0.8V. If ILIM pin is short, the input current limit is set by the register.

The ILIM pin function can be disabled by setting EN\_ILIM bit to 0. When the pin is disabled, both input current limit function and monitoring function are not available.

### SGM41510 Protection Features

### Monitoring of Voltage and Current

During the converter operation, the input and system voltages (VBUS and VSYS) and switch currents are constantly monitored to assure safe operation of the device in both buck and boost modes, as will be explained below.

#### Buck Mode Voltage and Current Monitoring

#### 1. Input Over-Voltage (ACOV)

The input voltage for buck mode operation is  $V_{VBUS_OP}$ . The device supports different OVP thresholds by VBUS\_OV[2:0] register in REG15. If VBUS voltage exceeds VACOV, the device stops switching immediately. During input over-voltage event (ACOV), the CHRG\_FAULT[1:0] bits in fault register (REG0C) are set to 01 and an INT pulse is asserted to the host. The device will automatically resume normal operation once the input voltage falls below the OVP threshold.

#### 2. System Over-Voltage (SYSOVP)

During a system load transient, the device clamps the system voltage to protect the system components from over-voltage. The SYSOVP over-voltage limit threshold is  $350\text{mV} + \text{V}_{\text{SYSMIN}}$  (programmed minimum system regulation voltage + 350mV). Once a SYSOVP occurs, switching stops to clamp any overshoot and a 30mA sink current is applied to SYS to pull the voltage down.

#### Boost Mode Voltage and Current Monitoring

In boost mode the RBFET (reverse blocking) and LSFET (low-side switch) FET currents and VBUS voltage are monitored for protection.

#### 1. Over-Current on VBUS

The charger device closely monitors the RBFET (Q1), and LSFET (Q3) current to ensure safe boost mode operation. During over-current, the device will operate in hiccup mode to provide protection when the output current exceeds  $I_{OTG_OCP}$ . While in hiccup mode cycle, the device turns off RBFET for  $t_{OTG_OCP_OFF}$  (30ms TYP) and turns on RBFET for  $t_{OTG_OCP_OFF}$  (30ms TYP) and turns on RBFET for  $t_{OTG_OCP_OFF}$  (250µs TYP) in an attempt to restart. If the over-current condition is removed, the boost converter returns to normal operation. When over-current condition continues to exist, the device repeats the hiccup cycle until over-current condition is removed. When over-current condition is detected, the fault register BOOST\_FAULT bit is set high to indicate the fault in boost operation. An INT pulse is also asserted to the host.

#### 2. Output Over-Voltage Protection for VBUS

When the VBUS voltage rises above regulation and exceeds  $V_{OTG_OVP}$ , over-voltage protection stops switching and device exits the boost mode (the OTG\_CONFIG bit clears). The BOOST\_FAULT bit is set high to indicate the fault and an INT pulse is asserted to the host.

### SGM41510 Thermal Regulation and Shutdown Buck Mode Thermal Protections

Internal junction temperature (T<sub>J</sub>) is always monitored to avoid overheating. A limit of 120 °C is considered for maximum IC surface temperature in buck mode and if T<sub>J</sub> intends to exceed this level, the device reduces the charge

current to keep maximum temperature limited to 120°C (thermal regulation mode) and sets the THERM\_STAT bit to 1. The wide thermal regulation range from 60°C to 120°C allows the user to optimize the system thermal performance. As expected, the actual charging current is usually lower than programmed value during thermal regulation. Therefore, the safety timer runs at half clock rate and charge termination is disabled during thermal regulation.

If the temperature exceeds  $T_{SHUT}$  (150°C), thermal shutdown protection arise in which the converter and BATFET are turned off, CHRG\_FAULT[1:0] bits are set to 10 in the fault register and an INT pulse is sent.

When the device recovers and  $T_J$  falls below the hysteresis band of  $T_{SHUT_HYS}$  (20°C under  $T_{SHUT}$ ), the converter and BATFET resume automatically.

#### **Boost Mode Thermal Protections**

Similar to buck mode, T<sub>J</sub> is monitored in boost mode for thermal shutdown protection. If junction temperature exceeds T<sub>SHUT</sub> (150°C), BATFET will turn off and the boost mode will be disabled (OTG\_CONFIG bit clears). BATFET will resume If T<sub>J</sub> falls below the hysteresis band of T<sub>SHUT\_HYS</sub> (20°C under T<sub>SHUT</sub>). Boost can recover again by re-enabling OTG\_CONFIG bit by host.

#### **Battery Protections**

### Battery Over-Voltage Protection (BATOVP)

The over-voltage limit for the battery is 4% above the battery regulation voltage setting. In case of a BATOVP, charging stops right away, the BAT\_FAULT bit is set to 1 and an INT pulse is sent.

#### **Battery Over-Discharge Protection**

If battery discharges too much and V<sub>BAT</sub> falls below the depletion level (V<sub>BAT\_DPL\_FALL</sub>), the device turns off BATFET to protect battery. This protection is latched and is not recovered until an input source is connected to the VBUS pin. When an input source is plugged in, the BATFET turns on. In such condition, the battery will start charging with the small I<sub>SHORT</sub> current (80mA TYP) first as long as V<sub>BAT</sub> < V<sub>SHORTZ</sub>. When battery voltage is increased and V<sub>SHORTZ</sub> < V<sub>BAT</sub> < V<sub>BATLOW</sub>, the charge current will increase to the pre-charge current level programmed in the IPRECHG[3:0] register.

#### Battery Over-Current Protection for System

If its current limit is exceeded due to a short or large overload on the system ( $I_{BAT} > I_{BATOP}$ ), the BATFET will latch off. To reset this latch-off and enable BATFET, the "Exit Ship Mode" procedure must be followed.

### I<sup>2</sup>C Serial Interface and Data Communication

Standard  $I^2C$  interface is used to program SGM41511 parameters and get status reports.  $I^2C$  is well known 2 wire serial communication interface that can connect one (or more) master device(s) to some slave devices for two-way communication. The bus lines are named serial data (SDA) and serial clock (SCL). The device that initiates a data transfer is a master and generates the SCL clock as long as it is master. Slave devices have unique addresses to identify. A master is typically a micro controller or a digital signal processor.

The SGM41510 operates as a slave device with address 0x6B. It has twelve 8-bit registers, numbered from REG00 to REG15. A register read beyond REG15 (0x15) returns 0xFF.

#### Physical Layer

The SGM41510 supports  $I^2C$  standard mode (up to 100kbit/s) and fast mode (up to 400kbit/s) communication speeds. Bus lines are pulled high by weak current source or pull-up resistors are in logic high state with no clocking when the bus is free. The SDA and SCL pins are open-drain.

### I<sup>2</sup>C Data Communication

#### **START and STOP Conditions**

A transaction is started by taking control of the bus by master if the bus is free. The transaction is terminated by releasing the bus when the data transfer job is done as shown in Figure 10. All transactions begin by the master who applies a START condition on the bus lines to take over the bus and exchange data. At the end, the master terminates the transaction by applying one (or more) STOP condition. START condition is when SCL is high and a high to low transition on the SDA is generated by master. Similarly, a STOP is defined when SCL is high and SDA goes from low to high. START and STOP are always generated by a master. After a START and before a STOP the bus is considered busy.





#### Data Bit Transmission and Validity

The data bit (high or low) must remain stable on the SDA line during the HIGH period of the clock. The state of the SDA can only change when the clock (SCL) is LOW. For each data bit transmission, one clock pulse is generated by master. Bit transfer in  $I^2C$  is shown in Figure 11.





#### Byte Format

Data is transmitted in 8-bit packets (one byte at a time). The number of bytes in one transaction is not limited. In each packet the 8 bits are sent successively with the Most Significant Bit (MSB) first. An acknowledge (or not-acknowledge) bit must come after the 8 data bits. This bit informs the transmitter whether the receiver is ready to proceed for the next byte or not. Figure 12 shows the byte transfer process with  $I^2C$  interface.

Acknowledge (ACK) and Not Acknowledge (NCK) After transmission of each byte by transmitter an acknowledge bit is replied by the receiver as ninth bit. With the acknowledge bit the receiver informs the transmitter that the byte was received, and another byte is expected or can be sent (ACK) or it is not expected (NCK = not ACK). Clock (SCL) is always generated by the master, including for the acknowledge ninth bit, no matter who is acting as transmitter or receiver. SDA line is released for receiver control during the acknowledge clock pulse and the receiver can pull the SDA line low as ACK (reply a 0 bit) or let it be high as NCK during the SCL high pulse. After that the master can either STOP (P) to end the transaction or send a new START (S) condition to start a new transfer (called repeated start). For example, when master wants to read a register in slave, one start is needed to send the slave address and register address and then without a stop condition another start is sent by master to initiate the receiving transaction from slave. Master then sends the STOP condition and releases the bus.

#### Data Direction Bit and Addressing Slaves

The first byte sent by master after the START is always the target slave address (7 bits) and an eighth data-direction bit (R/W). R/W bit is 0 for a WRITE transaction and 1 for READ (when master is asking for data). Data direction is the same for all next bytes of the transaction. To reverse it, a new START or repeated START condition must be sent by master (STOP will end the transaction). Usually the second byte is also a WRITE sending the register address that is supposed to be accesses in the next byte(s).

**WRITE:** If the master wants to write in the register, the third byte can be written directly as shown in Figure 14 for a single write data transfer. After receiving the ACK, master may issue a STOP condition to end the transaction or send the next register data, that will be written to the next address in a slave as multi-write. A STOP is needed after sending the last data.

**READ:** If the master wants to read a single register (Figure 15), it sends a new START condition along with device address with R/W bit = 1. After ACK is received, master reads the SDA line to receive the content of the register. Master replies with NCK to inform slave that no more data is needed (single read) or it can send an ACK to request for sending the next register content (multi-read). This can continue until a NAK is sent by master. A STOP must be sent by master in any case to end the transaction.

In the figures, the data blocks with gray background show the bits sent by master and the white background represent data bits sent by slave. If the register address is not defined, the device replies with NCK and goes back to the  $I^2C$  slave idle state.



Figure 12. Data Transfer on the I<sup>2</sup>C Bus



Figure 13. A Complete Data Transfer Transaction

| 1 | 7             | 1 | 1   | 8           | 1   | 8    | 1   | 1 |
|---|---------------|---|-----|-------------|-----|------|-----|---|
| S | Slave Address | 0 | ACK | Reg Address | ACK | Data | ACK | Р |

Figure 14. A Single Write Transaction

| 1 | 7          | 1 | 1   | 8        | 1   | 1 | 7          | 1 | 1   | 8    | 1   | 1 |
|---|------------|---|-----|----------|-----|---|------------|---|-----|------|-----|---|
| S | Slave Addr | 0 | ACK | Reg Addr | ACK | S | Slave Addr | 1 | ACK | Data | NCK | Р |

Figure 15. A Single Read Transaction

Data Transactions with Multi-Read or Multi-Write

Multi-read and multi-write are supported by SGM41510 for REG00 through REG14 registers, except for REG0C as explained in Figure 16 and Figure 17. REG09 (fault register), is skipped in multi-read/writes. In the multi-write, every new data byte sent by master is written to the next register of the device. A STOP is sent whenever master is done with writing into device registers.

In a multi-read transaction, after receiving the first register data (whose address is already written to the slave), the master replies with an ACK to ask the slave for sending the next register data. This can continue as much as it is needed by master. Master sends back an NCK after the last received byte and issues an STOP condition.

REGOC is a fault register. It keeps all the fault information from last read until the host issues a new read. For example, if Charge Safety Timer Expiration fault occurs but recovers later, the fault register REGOC reports the fault when it is read the first time, but returns to normal when it is read the second time. In order to get the fault information at present, the host has to read REGOC for the second time. In addition, REGOC does not support multi-read and multi-write.



Figure 16. A Multi-Write Transaction



Figure 17. A Multi-Read Transaction

# **REGISTER MAPS**

All registers are 8-bit and individual bits are named from D[0] (LSB) to D[7] (MSB).

### I<sup>2</sup>C Slave Address: 0x6B

R: Read only bit(s).

PORV: Power-On-Reset value.

n: Parameter code formed by the bits as an unsigned binary number.

### REG00

Register address: 0x00; R/W PORV = 01000100

### Table 5. REG00 Register Details

| BITS   | BIT NAME    | DESCRIPTION                                                                | COMMENT                                                                                                                                 | PORV   | TYPE | RESET BY               |
|--------|-------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------|------|------------------------|
| D[7]   | EN_HIZ      | Enable HIZ Mode<br>0 = Disable (default)<br>1 = Enable                     |                                                                                                                                         | 0      | R/W  | REG_RST<br>or Watchdog |
| D[6]   | EN_ILIM     | Enable ILIM Pin<br>0 = Disable<br>1 = Enable (default)                     | Enable ILIM pin (1).                                                                                                                    | 1      | R/W  | REG_RST<br>or Watchdog |
|        |             | IINLIM[5]<br>1 = 3200mA                                                    | Input Current Limit Value (n: 6 bits):<br>= $100 + 100n (mA) (n \le 48)$                                                                |        |      |                        |
|        |             | IINLIM[4]         Offset: 100mA           1 = 1600mA         Offset: 100mA |                                                                                                                                         |        |      |                        |
|        |             | IINLIM[3]<br>1 = 800mA                                                     | Range: 100mA (000000) - 4.9A (110000)<br>Default: 000100 (500mA)                                                                        | 000100 | R/W  |                        |
| D[5:0] | IINLIM[5:0] | IINLIM[2]<br>1 = 400mA                                                     | <ul> <li>Actual input current limit is the lower of I<sup>2</sup>C or ILIM pin.</li> <li>The IINLIM[5:0] register is changed</li> </ul> | 000100 | R/VV | REG_RST                |
|        |             | IINLIM[1]<br>1 = 200mA                                                     | automatically after input source detection is completed.                                                                                |        |      |                        |
|        |             | IINLIM[0]<br>1 = 100mA                                                     | PSEL = High (USB500) = 500mA<br>PSEL = Low = 4900mA                                                                                     |        |      |                        |

### REG01

Register address: 0x01; R PORV = 00000110

### Table 6. REG01 Register Details

| BITS   | BIT NAME | DESCRIPTION          | COMMENT                                                                                | PORV         | TYPE | RESET BY |
|--------|----------|----------------------|----------------------------------------------------------------------------------------|--------------|------|----------|
| D[7:0] | Reserved | Always Read 00000110 | REG01 is reserved. All the data wrote in will be ignored, and the default can be read. | 0000<br>0110 | R    | REG_RST  |

### REG02

Register address: 0x02; R/W PORV = 00010001

### Table 7. REG02 Register Details

| BITS   | BIT NAME     | DESCRIPTION                                                                                                                                                 | COMMENT                                                     | PORV | TYPE | RESET BY               |
|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|------|------------------------|
| D[7]   | CONV_START   | CM Sampling Start Control for<br>External ADC<br>0 = CM sampling not active (default)<br>1 = CM sampling permit                                             |                                                             | 0    | R/W  | REG_RST<br>or Watchdog |
| D[6]   | Reserved     | Reserved (default = 0)                                                                                                                                      |                                                             | 0    | R/W  | REG_RST<br>or Watchdog |
| D[5]   | BOOST_FREQ   | Boost Mode Frequency Selection<br>0 = 1.5MHz (default)<br>1 = 500kHz                                                                                        | Write to this bit is ignored when<br>OTG_CONFIG is enabled. | 0    | R/W  | REG_RST                |
|        |              |                                                                                                                                                             |                                                             | 1    | R/W  | REG_RST                |
| D[4:2] | Reserved     | Reserved (default = 100)                                                                                                                                    |                                                             | 0    | R/W  | REG_RST                |
|        |              |                                                                                                                                                             |                                                             | 0    | R/W  | REG_RST                |
| D[1]   | FORCE_DPDM   | Force Input Detection<br>0 = Not in PSEL detection (default)<br>1 = Force PSEL detection                                                                    |                                                             | 0    | R/W  | REG_RST<br>or Watchdog |
| D[0]   | AUTO_DPDM_EN | Automatic Input Detection Enable<br>0 = Disable PSEL detection when<br>VBUS is plugged-in<br>1 = Enable PSEL detection when<br>VBUS is plugged-in (default) |                                                             | 1    | R/W  | REG_RST                |

### REG03

Register address: 0x03; R/W PORV = 00011010

### Table 8. REG03 Register Details

| BITS   | BIT NAME     | DESCRIPTION                                                                                                                                      | COMMENT                                                                                                                                          | PORV | TYPE | RESET BY               |
|--------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------|
| D[7]   | BAT_LOADEN   | Battery Load (I <sub>BAT_LOAD</sub> ) Enable<br>0 = Disabled (default)<br>1 = Enabled                                                            |                                                                                                                                                  | 0    | R/W  | REG_RST<br>or Watchdog |
| D[6]   | WD_RST       | I <sup>2</sup> C Watchdog Timer Reset<br>0 = Normal (default)<br>1 = Reset (back to 0 after timer reset)                                         | Watchdog Timer Reset Control Bit.<br>Write 1 to this bit to avoid watchdog<br>expiry. WD_RST resets to 0 after<br>watchdog timer reset (expiry). | 0    | R/W  | REG_RST<br>or Watchdog |
| D[5]   | OTG_CONFIG   | Enable OTG<br>0 = OTG disable (default)<br>1 = OTG enable                                                                                        | This bit has priority over charge enable in the CHG_CONFIG.                                                                                      | 0    | R/W  | REG_RST<br>or Watchdog |
| D[4]   | CHG_CONFIG   | Enable Battery Charging<br>0 = Charge disable<br>1 = Charge enable (default)                                                                     | Battery charging is enabled when<br>CHG_CONFIG = 1 and nCE pin is<br>driven low.                                                                 | 1    | R/W  | REG_RST<br>or Watchdog |
| D[3:1] | SYS_MIN[2:0] | Minimum System Voltage<br>000 = 3.0V<br>001 = 3.1V<br>010 = 3.2V<br>011 = 3.3V<br>100 = 3.4V<br>101 = 3.5V (default)<br>110 = 3.6V<br>111 = 3.7V | Minimum System Voltage Value.<br>Offset: 3.0V<br>Range: 3.0V (000) - 3.7V (111)<br>Default: 3.5V (101)                                           | 101  | R/W  | REG_RST                |
| D[0]   | MIN_BAT_SEL  | Minimum Battery Voltage (Falling) to<br>Exit Boost Mode<br>$0 = 2.8V V_{BAT}$ falling (default)<br>$1 = 2.6V V_{BAT}$ falling                    |                                                                                                                                                  | 0    | R/W  | REG_RST<br>or Watchdog |

### REG04

Register address: 0x04; R/W PORV = 00100000

### Table 9. REG04 Register Details

| BITS   | BIT NAME  | DESCRIPTION                                                                                    | COMMENT                                                                                                                                                                                                                                                                                                                 | PORV | TYPE | RESET BY               |
|--------|-----------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------|
| D[7]   | EN_PUMPX  | Current Pulse Control Enable<br>0 = Disable (default)<br>1 = Enable (PUMPX_UP and<br>PUMPX_DN) |                                                                                                                                                                                                                                                                                                                         | 0    | R/W  | REG_RST<br>or Watchdog |
|        |           | ICHG[6]<br>1 = 4096mA                                                                          |                                                                                                                                                                                                                                                                                                                         | 0    | R/W  |                        |
|        |           | ICHG[5]<br>1 = 2048mA                                                                          | Fast Charging Current Value (n: 7 bits):         = 64n (mA) (n ≤ 79)         Offset: 0mA         Range: 0mA (0000000) - 5056mA (1001111)         Default: 2048mA (0100000)         Notes: $I_{CHG}$ = 000000 (0mA) disables charge. $I_{CHG}$ > 1001111 (5056mA) is clamped to register         value 1001111 (5056mA). | 1    | R/W  |                        |
|        |           | 1 - 1024mA                                                                                     |                                                                                                                                                                                                                                                                                                                         | 0    | R/W  |                        |
| D[6:0] | ICHG[6:0] | ICHG[3]<br>1 = 512mA                                                                           |                                                                                                                                                                                                                                                                                                                         | 0    | R/W  | REG_RST<br>or Watchdog |
|        |           | ICHG[2]<br>1 = 256mA                                                                           |                                                                                                                                                                                                                                                                                                                         | 0    | R/W  |                        |
|        |           | ICHG[1]<br>1 = 128mA                                                                           |                                                                                                                                                                                                                                                                                                                         | 0    | R/W  |                        |
|        |           | ICHG[0]<br>1 = 64mA                                                                            |                                                                                                                                                                                                                                                                                                                         | 0    | R/W  |                        |

### REG05

Register address: 0x05; R/W PORV = 00010011

### Table 10. REG05 Register Details

| BITS   | BIT NAME     | DESCRIPTION             | COMMENT                                                                                                                                 | PORV | TYPE | RESET BY    |
|--------|--------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|------|-------------|
|        |              | IPRECHG[3]<br>1 = 512mA | Pre-Charge Current Limit (n: 4 bits):<br>= 64 + 64n (mA)<br>Offset: 64mA<br>Range: 64mA (0000) - 1024mA (1111)<br>Default: 128mA (0001) | 0    | R/W  |             |
| DI7-41 |              | IPRECHG[2]<br>1 = 256mA |                                                                                                                                         | 0    | R/W  | REG_RST     |
| D[7:4] | IPRECHG[3:0] | IPRECHG[1]<br>1 = 128mA |                                                                                                                                         | 0    | R/W  | or Watchdog |
|        |              | IPRECHG[0]<br>1 = 64mA  |                                                                                                                                         | 1    | R/W  |             |
|        |              | ITERM[3]<br>1 = 512mA   | Termination Current Limit (n: 4 bits):                                                                                                  | 0    | R/W  |             |
| D[3:0] | ITERM[3:0]   | ITERM[2]<br>1 = 256mA   | = 64 + 64n (mA)                                                                                                                         | 0    | R/W  | REG_RST     |
| D[3.0] |              | ITERM[1]<br>1 = 128mA   | Offset: 64mA<br>Range: 64mA (0000) - 1024mA (1111)                                                                                      | 1    | R/W  | or Watchdog |
|        |              | ITERM[0]<br>1 = 64mA    | Default: 256mA (0011)                                                                                                                   | 1    | R/W  |             |

### REG06

Register address: 0x06; R/W PORV = 01011110

### Table 11. REG06 Register Details

| BITS   | BIT NAME  | DESCRIPTION                                                                                                                    | COMMENT                                                                                                                                                                 | PORV | TYPE | RESET BY               |
|--------|-----------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------|
|        |           | VREG[5]<br>1 = 512mV                                                                                                           | Charge Voltage Limit (n: 6 bits):                                                                                                                                       |      | R/W  |                        |
|        |           | VREG[4]<br>1 = 256mV                                                                                                           | = 3840 + 16n (mV) if (n ≤ 48)                                                                                                                                           | 1    | R/W  |                        |
| D(7.0) |           | VREG[3]<br>1 = 128mV                                                                                                           | Offset: 3.840V<br>Range: 3.840V (000000) - 4.608V (110000)                                                                                                              | 0    | R/W  | REG_RST                |
| D[7:2] | VREG[5:0] | VREG[2]<br>1 = 64mV                                                                                                            | Default: 4.208V (010111)<br>Note:<br>V <sub>REG</sub> > 110000 (4.608V) is clamped to<br>register value 110000 (4.608V).                                                | 1    | R/W  | or Watchdog            |
|        |           | VREG[1]<br>1 = 32mV                                                                                                            |                                                                                                                                                                         | 1    | R/W  |                        |
|        |           | VREG[0]<br>1 = 16mV                                                                                                            |                                                                                                                                                                         | 1    | R/W  |                        |
| D[1]   | BATLOWV   | Battery Pre-Charge to Fast Charging<br>Threshold<br>0 = 2.8V<br>1 = 3.0V (default)                                             | Default: 3.0V (1) V <sub>BAT</sub> rising.<br>V <sub>BAT</sub> falling, V <sub>BATLOWV_FALL</sub> = 2.8V;<br>V <sub>BAT</sub> rising, V <sub>BATLOWV_RISE</sub> = 3.0V. | 1    | R/W  | REG_RST<br>or Watchdog |
| D[0]   | VRECHG    | Battery Recharge Threshold<br>(below Charge Voltage Limit)<br>0 = 100mV below VREG[5:0] (default)<br>1 = 200mV below VREG[5:0] |                                                                                                                                                                         | 0    | R/W  | REG_RST<br>or Watchdog |

### REG07

Register address: 0x07; R/W PORV = 10011101

### Table 12. REG07 Register Details

| BITS   | BIT NAME       | DESCRIPTION                                                                                          | COMMENT                                               | PORV | TYPE | RESET BY               |
|--------|----------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------|------|------------------------|
| D[7]   | EN_TERM        | Charging Termination Enable<br>0 = Disable<br>1 = Enable (default)                                   |                                                       | 1    | R/W  | REG_RST<br>or Watchdog |
| D[6]   | STAT_DIS       | STAT Pin Enable<br>0 = Enable STAT pin function (default)<br>1 = Disable STAT pin function           |                                                       | 0    | R/W  | REG_RST<br>or Watchdog |
| D[5:4] | WATCHDOG[1:0]  | Watchdog Timer Setting<br>00 = Disable watchdog timer<br>01 = 40s (default)<br>10 = 80s<br>11 = 160s | Expiry time of the watchdog timer if it is not reset. | 01   | R/W  | REG_RST<br>or Watchdog |
| D[3]   | EN_TIMER       | Charging Safety Timer Enable<br>0 = Disable<br>1 = Enable (default)                                  |                                                       | 1    | R/W  | REG_RST<br>or Watchdog |
| D[2:1] | CHG_TIMER[1:0] | Charging Safety Timer Setting<br>00 = 5hrs<br>01 = 8hrs<br>10 = 12hrs (default)<br>11 = 20hrs        |                                                       | 10   | R/W  | REG_RST<br>or Watchdog |
| D[0]   | Reserved       | Reserved (default = 1)                                                                               |                                                       | 1    | R/W  | REG_RST<br>or Watchdog |

### REG08

Register address: 0x08; R/W PORV = 00000011

#### Table 13. REG08 Register Details

| BITS   | BIT NAME               | DESCRIPTION                                                                                                                          | COMMENT                                                                                                                             | PORV | TYPE | RESET BY               |
|--------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------|
|        |                        | BAT COMP[2]<br>1 = 80mΩ                                                                                                              | ID Componentian Desister Setting                                                                                                    | 0    | R/W  |                        |
| D[7:5] | BAT COMP[2:0]          | BAT COMP[1]<br>1 = 40mΩ                                                                                                              | IR Compensation Resistor Setting<br>Range: $0m\Omega$ (000)- 140m $\Omega$ (111)<br>Default: $0\Omega$ (000) (i.e. Disable IR Comp) | 0    | R/W  | REG_RST<br>or Watchdog |
|        |                        | $\begin{array}{c} \text{BAT COMP[0]} \\ 1 = 20 \text{m}\Omega \end{array}$                                                           | 0                                                                                                                                   | R/W  |      |                        |
|        | VCLAMP[2]<br>1 = 128mV | IR Compensation Voltage Clamp above<br>VREG[5:0]<br>V <sub>CLAMP</sub> (n: 3 bits):                                                  | 0                                                                                                                                   | R/W  |      |                        |
| D[4:2] | VCLAMP[2:0]            | V(C AMP[1]) = 32n (m)/)                                                                                                              | = 32n (mV)                                                                                                                          | 0    | R/W  | REG_RST<br>or Watchdog |
|        |                        | VCLAMP[0]<br>1 = 32mV                                                                                                                | Offset: 0mV<br>Range: 0mV (000) - 224mV (111)<br>Default: 0mV (000)                                                                 | 0    | R/W  |                        |
| D[1:0] | TREG[1:0]              | Thermal Regulation Threshold<br>$00 = 60^{\circ}$ C<br>$01 = 80^{\circ}$ C<br>$10 = 100^{\circ}$ C<br>$11 = 120^{\circ}$ C (default) |                                                                                                                                     | 11   | R/W  | REG_RST<br>or Watchdog |

### REG09

Register address: 0x09; R/W PORV = 01000100

### Table 14. REG09 Register Details

| BITS | BIT NAME      | DESCRIPTION                                                                                                                                                     | COMMENT                                                                                                                           | PORV | TYPE | RESET BY               |
|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------|
| D[7] | Reserved      | Reserved (default = 0)                                                                                                                                          |                                                                                                                                   | 0    | R/W  | REG_RST<br>or Watchdog |
| D[6] | TMR2X_EN      | Safety Timer Setting during DPM or<br>Thermal Regulation<br>0 = Disable<br>1 = Safety timer slow down by 2× during<br>input DPM or thermal regulation (default) |                                                                                                                                   | 1    | R/W  | REG_RST<br>or Watchdog |
| D[5] | BATFET_DIS    | Force BATFET Off to Enable Ship Mode<br>0 = Allow BATFET turn on (default)<br>1 = Force BATFET off                                                              |                                                                                                                                   | 0    | R/W  | REG_RST                |
| D[4] | Reserved      | Reserved (default = 0)                                                                                                                                          |                                                                                                                                   | 0    | R/W  | REG_RST<br>or Watchdog |
| D[3] | BATFET_DLY    | BATFET Turn-Off Delay Control<br>0 = Turn off BATFET immediately (default)<br>1 = Turn off BATFET after t <sub>SM DLY</sub> delay                               | BATFET_DIS bit is set.                                                                                                            | 0    | R/W  | REG_RST                |
| D[2] | BATFET_RST_EN | BATFET Full System Reset Enable<br>0 = Disable BATFET reset<br>1 = Enable BATFET reset (default)                                                                |                                                                                                                                   | 1    | R/W  | REG_RST                |
| D[1] | PUMPX_UP      | Current Pulse Control Voltage up Enable<br>0 = Disable (default)<br>1 = Enable                                                                                  | This bit is can only be set when<br>EN_PUMPX bit is set and returns<br>to 0 after current pulse control<br>sequence is completed. | 0    | R/W  | REG_RST<br>or Watchdog |
| D[0] | PUMPX_DN      | Current Pulse Control Voltage down Enable<br>0 = Disable (default)<br>1 = Enable                                                                                | This bit is can only be set when<br>EN_PUMPX bit is set and returns<br>to 0 after current pulse control<br>sequence is completed. | 0    | R/W  | REG_RST<br>or Watchdog |

### REG0A

Register address: 0x0A; R/W PORV = 01110011

### Table 15. REG0A Register Details

| BITS           | BIT NAME              | DESCRIPTION                                                                                         | COMMENT                                                                                                                                                        | PORV | TYPE | RESET BY               |
|----------------|-----------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------|
|                |                       | BOOSTV[3]<br>1 = 512mV                                                                              | Boost Mode Voltage Regulation (n: 4                                                                                                                            | 0    | R/W  |                        |
| DIZ:41         | D[7:4] BOOSTV[3:0]    | BOOSTV[2]<br>1 = 256mV                                                                              | bits):<br>= 4.55 + 0.064n (V)<br>Offset: 4.55V<br>Range: 4.55V (0000) - 5.51V (1111)<br>Default:4.998V (0111)                                                  | 1    | R/W  | REG_RST                |
| <i>D</i> [7.4] | B0031 V[3.0]          | BOOSTV[1]<br>1 = 128mV                                                                              |                                                                                                                                                                | 1    | R/W  | or Watchdog            |
|                |                       | BOOSTV[0]<br>1 = 64mV                                                                               |                                                                                                                                                                | 1    | R/W  |                        |
| D[3]           | PFM_OTG_DIS           | PFM Allowed in Boost Mode<br>0 = Allow PFM in boost mode (default)<br>1 = Disable PFM in boost mode |                                                                                                                                                                | 0    | R/W  | REG_RST                |
|                | D[2:0] BOOST_LIM[2:0] | Boost Mode Current Limit<br>000 = 1.2A<br>001 = 1.6A                                                | Range: 1.2A (000) - 4A (111)<br>Default: 2.4A (011)<br>Note: Higher than 2.4A requires<br>higher battery voltage and better<br>thermal dissipation conditions. | 0    | R/W  |                        |
| D[2:0]         |                       | 010 = 2A<br>011 = 2.4A (default)<br>100 = 2.8A                                                      |                                                                                                                                                                | 1    | R/W  | REG_RST<br>or Watchdog |
|                |                       | 101 = 3.2A<br>110 = 3.6A<br>111 = 4A                                                                |                                                                                                                                                                | 1    | R/W  |                        |

### REG0B

Register address: 0x0B; R PORV = xxxxxxxx

### Table 16. REG0B Register Details

| BITS          | BIT NAME       | DESCRIPTION                                                                                                                                                                          | PORV | TYPE | RESET BY |
|---------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|
|               |                | VBUS Status Register<br>000 = No input                                                                                                                                               | x    | R    |          |
| D[7:5] VBUS_S | VBUS_STAT[2:0] | 001 = USB host SDP (500mA)→ PSEL high<br>010 = Adapter (4.9A) → PSEL low<br>111 = OTG                                                                                                | х    | R    | NA       |
|               |                | Other values are Reserved.<br>Current limit value is reported in IINLIM[5:0] register.                                                                                               | x    | R    |          |
| D[4:2]        | CHRG_STAT[1:0] | Charging Status<br>00 = Charge disable                                                                                                                                               | х    | R    | NA       |
| D[4:3]        |                | 10 = First charging<br>11 = Charging terminated                                                                                                                                      | х    | R    |          |
| D[2]          | PG_STAT        | Input Power Good Status<br>0 = Input power source is not good<br>1 = Input power source is good                                                                                      | x    | R    | NA       |
| D[1]          | Reserved       |                                                                                                                                                                                      | х    | R    | NA       |
| D[0]          | VSYS_STAT      | System Voltage Regulation Status<br>0 = Not in VSYSMIN regulation (V <sub>BAT</sub> > V <sub>SYS_MIN</sub> )<br>1 = In VSYSMIN regulation (V <sub>BAT</sub> < V <sub>SYS_MIN</sub> ) | x    | R    | NA       |

### REG0C

Register address: 0x0C; R

PORV = xxxxxxxx

### Table 17.REG0C Register Details

| BITS   | BIT NAME        | DESCRIPTION                                                                                                                                                                                   | COMMENT | PORV | TYPE | RESET BY |
|--------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|------|----------|
| D[7]   | WATCHDOG_FAULT  | Watchdog Fault Status<br>0 = Normal<br>1 = Watchdog timer expired                                                                                                                             |         | x    | R    | NA       |
| D[6]   | BOOST_FAULT     | Boost Mode Fault Status<br>0 = Normal<br>1 = VBUS overloaded in OTG, or VBUS OVP, or<br>battery voltage too low (any condition that prevents<br>boost starting function)                      |         | x    | R    | NA       |
| D[5:4] | CHRG_FAULT[1:0] | Charge Fault Status<br>00 = Normal<br>01 = Input fault (VBUS > V <sub>ACOV</sub> or V <sub>BAT</sub> < V <sub>VBUS</sub> < 3.8V)<br>10 = Thermal shutdown<br>11 = Charge safety timer expired |         | x    | R    | NA       |
| D[3]   | BAT_FAULT       | Battery Fault Status<br>0 = Normal<br>1 = Battery over-voltage (V <sub>BAT</sub> > V <sub>BAT_OVP</sub> )                                                                                     |         | x    | R    | NA       |
| D[2:0] | Reserved        |                                                                                                                                                                                               |         | х    | R    | NA       |

### REG0D

Register address: 0x0D; R/W PORV = 10010010

### Table 18. REG0D Register Details

| BITS   | BIT NAME     | DESCRIPTION                                                                                                                                    | COMMENT                                                                                   | PORV | TYPE | RESET BY |
|--------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|------|----------|
| D[7]   | FORCE_VINDPM | VINDPM Threshold Setting<br>$0 = \text{Close V}_{\text{INDPM}}$ threshold<br>$1 = \text{Run absolute V}_{\text{INDPM}}$<br>threshold (default) | Note:<br>Register is reset to default value when input source<br>is plugged in.           | 1    | R/W  | REG_RST  |
|        |              | VINDPM[6]<br>1 = 6400mV                                                                                                                        | Absolute VINDPM Threshold (n: 7 bits):<br>= 2.6V + 0.1n (V)                               | 0    | R/W  |          |
|        |              | VINDPM[5]<br>1 = 3200mV                                                                                                                        | Offset: 2.6V                                                                              | 0    | R/W  |          |
|        |              | VINDPM[4]<br>1 = 1600mV                                                                                                                        | Range: 3.9V (0001101) - 15.3V (111111)<br>Default: 4.4V (0010010)                         | 1    | R/W  |          |
| D[6:0] | VINDPM[6:0]  | VINDPM[3]<br>1 = 800mV                                                                                                                         | Notes:                                                                                    | 0    | R/W  | REG_RST  |
|        |              | VINDPM[2]<br>1 = 400mV                                                                                                                         | VINDPM[6:0] < 0001101 (3.9V) is clamped to register value 0001101 (3.9V).                 | 0    | R/W  |          |
|        |              | VINDPM[1]<br>1 = 200mV                                                                                                                         | Register is read only when FORCE_VINDPM = 0.<br>Register can be R/W when FORCE_VINDPM = 1 | 1    | R/W  |          |
|        |              | VINDPM[0]<br>1 = 100mV                                                                                                                         | Register is reset to default value when input source is plugged in.                       | 0    | R/W  |          |

### **REG0E**

Register address: 0x0E; R

PORV = xxxxxxxx

### Table 19. REG0E Register Details

| BITS   | BIT NAME   | DESCRIPTION                                                                             | PORV | TYPE | RESET BY |
|--------|------------|-----------------------------------------------------------------------------------------|------|------|----------|
| D[7]   | THERM_STAT | Thermal Regulation Status<br>0 = Not in thermal regulation<br>1 = In thermal regulation | x    | R    | NA       |
| D[6:0] | Reserved   |                                                                                         | х    | R    | NA       |

### **REG0F**

Register address: 0x0F; R PORV = xxxxxxx

### Table 20. REG0F Register Details

| BITS   | BIT NAME | DESCRIPTION          | COMMENT | PORV | TYPE | RESET BY |
|--------|----------|----------------------|---------|------|------|----------|
| D[7:0] | Reserved | Always Read 00000000 |         | х    | R    | NA       |

### REG10

Register address: 0x10; R PORV = xxxxxxxx

### Table 21. REG10 Register Details

| BITS   | BIT NAME | DESCRIPTION          | COMMENT | PORV | TYPE | RESET BY |
|--------|----------|----------------------|---------|------|------|----------|
| D[7:0] | Reserved | Always Read 00000000 |         | х    | R    | NA       |

### REG11

Register address: 0x11; R PORV = xxxxxxxx

#### Table 22. REG11 Register Details

| BITS   | BIT NAME | DESCRIPTION                                                             | COMMENT | PORV | TYPE | RESET BY |
|--------|----------|-------------------------------------------------------------------------|---------|------|------|----------|
| D[7]   | VBUS_GD  | Good Input Source Detected<br>0 = No VBUS attached<br>1 = VBUS attached |         | x    | R    | NA       |
| D[6:0] | Reserved |                                                                         |         | х    | R    | NA       |

### REG12

Register address: 0x12; R PORV = xxxxxxxx

### Table 23. REG12 Register Details

| BITS   | BIT NAME | DESCRIPTION          | COMMENT | PORV | TYPE | RESET BY |
|--------|----------|----------------------|---------|------|------|----------|
| D[7:0] | Reserved | Always Read 00000000 |         | х    | R    | NA       |

### REG13

Register address: 0x13; R PORV = xxxxxxxx **Table 24. REG13 Register Details** 

| BITS   | BIT NAME    | DESCRIPTION                                                                               | PORV | TYPE | RESET BY |
|--------|-------------|-------------------------------------------------------------------------------------------|------|------|----------|
| D[7]   | VINDPM_STAT | Input Voltage Regulation (Dynamic Power Management)<br>0 = Not in VINDPM<br>1 = In VINDPM | х    | R    | NA       |
| D[6]   | IINLIM_STAT | Input Current Regulation (Dynamic Power Management)<br>0 = Not in IINLIM<br>1 = IINLIM    | x    | R    | NA       |
| D[5:0] | Reserved    |                                                                                           | х    | R    | NA       |

### REG14

Register address: 0x14; R/W, R PORV = 0xxxxxx **Table 25. REG14 Register Details** 

| BITS           | BIT NAME            | DESCRIPTION                                                                                                                                                                                               | PORV | TYPE | RESET BY |
|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|
| D[7]           | REG_RST             | Register Reset<br>0 = Keep current register setting (default)<br>1 = Reset R/W bits of all Registers to default and reset safety timer<br>(It also resets itself to 0 after register reset is completed.) | 0    | R/W  | NA       |
| D[6]           | Reserved            | Reserved (always reads 0)                                                                                                                                                                                 |      | R    | NA       |
|                | D[5:3] PN[2:0]      |                                                                                                                                                                                                           |      | R    | NA       |
| D[5:3] PN[2:0] |                     | Part ID<br>000 = SGM41510                                                                                                                                                                                 | х    | R    | NA       |
|                | 000 - 30041310      | х                                                                                                                                                                                                         | R    | NA   |          |
| D[2]           | Reserved            | Reserved (always reads 0)                                                                                                                                                                                 |      | R    | NA       |
| D[1:0]         |                     | Device Devicient 00                                                                                                                                                                                       |      | R    | NA       |
| D[1.0]         | D[1:0] DEV_REV[1:0] | Device Revision: 00                                                                                                                                                                                       | х    | R    | NA       |

### REG15

Register address: 0x15; R/W PORV = 00001100 Table 26. REG15 Register Details

| BITS   | BIT NAME     | DESCRIPTION                                                                                                  | COMMENT                                                                                      | PORV | TYPE | RESET BY               |
|--------|--------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|------------------------|
|        | CM_OUT[2:0]  | 000 = DC offset current (160µA) (default)<br>001 = 1/40000 charge current<br>010 = 1/40000 discharge current |                                                                                              | 0    | R/W  | REG_RST<br>or Watchdog |
| D[7:5] |              | 011 = 1/40000 BAT current with DC offset<br>100 = 1/40000 input current                                      | These bits can only be set when CONV_START is set to 1.                                      | 0    | R/W  |                        |
|        |              | 101 = 1/2 BAT voltage<br>110 = 1/2 SYS voltage<br>111 = 1/10 VBUS voltage                                    |                                                                                              | 0    | R/W  |                        |
| D[4:2] | VBUS_OV[2:0] | VBUS_OV[2]<br>1 = 6.4V                                                                                       | Input Over-Voltage Offset: 10.3V<br>Range: 10.3V (000) – 15.1V (011)<br>Default: 15.1V (011) | 0    | R/W  |                        |
|        |              | VBUS_OV[1]<br>1 = 3.2V                                                                                       |                                                                                              | 1    | R/W  | REG_RST<br>or Watchdog |
|        |              | VBUS_OV[0]<br>1 = 1.6V                                                                                       |                                                                                              | 1    | R/W  | -                      |
| D[1:0] | SP[1:0]      | (default 00)                                                                                                 | Reserved bits for extra<br>requirement                                                       | 00   | R/W  | REG_RST                |

# **APPLICATION INFORMATION**

A typical application includes the SGM41510 as an I<sup>2</sup>C controlled power path management device and a single-cell battery charger for Li-lon and Li-polymer batteries used in a wide range of smart phones and other portable devices. It integrates an input reverse blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET, Q4) between the system and battery. The device also integrates a bootstrap diode for the high-side gate drive.

### **Detailed Design Procedure**

Inductor Selection The 1.6MHz switching frequency allows the use of small inductor and capacitor values. Maintain an inductor saturation current higher than the charging current ( $I_{CHG}$ ) plus half the peak to peak ripple current ( $I_{RIPPLE}$ ):

$$I_{SAT} \ge I_{CHG} + (1/2) I_{RIPPLE}$$
(3)

The inductor ripple current depends on the input voltage ( $V_{VBUS}$ ), the duty cycle (D =  $V_{BAT}/V_{VBUS}$ ), the switching frequency (f<sub>s</sub>) and the inductance (L).

$$I_{\text{RIPPLE}} = \frac{V_{\text{VBUS}} \times D \times (1 - D)}{f_{\text{S}} \times L}$$
(4)

The maximum inductor ripple current occurs when the duty cycle (D) is around 0.5. In a practical design, usually the inductor peak to peak current ripple is selected in the range between 20% to 40% of the maximum (charging) current as a trade-off between inductor size and efficiency.

 $\label{eq:linear} \begin{array}{c} \mbox{Input Capacitor} \\ \mbox{Input capacitance must have enough rms ripple current rating} \\ \mbox{to absorb (decouple) the input switching ripple current (I_{CIN}). \\ \mbox{In worst case the RMS ripple current is half of the DC \\ \mbox{charging current (I_{CHG}) occurring when duty cycle is around \\ 50\%. If the converter does not operate at V_{BAT}/V_{VBUS} \approx 50\% \\ \mbox{duty cycle, then the worst-case capacitor RMS current I_{CIN} \\ \mbox{occurs where the duty cycle is closest to 50\% and can be \\ \mbox{estimated by Equation 5.} \end{array}$ 

$$I_{CIN} = I_{CHG} \times \sqrt{D} \times (1 - D)$$
(5)

Low ESR ceramic capacitors such as X7R or X5R are preferred for input decoupling capacitor and should be placed close to the drain of the high-side and source of the low-side MOSFETs. For SGM41510 C<sub>IN</sub> can be placed across PMID and GND pins close to the chip. Voltage rating of the capacitor must be at least 25% higher than the normal input voltage to minimize voltage derating. A rating of 25V or higher is preferred for a 15V input voltage.

For 3A to 4A charger a  $C_{\text{IN}}$  capacitance of  $22\mu\text{F}$  is suggested.

#### **Output Capacitor**

The output capacitance on the system must have enough rms (ripple) current rating to absorb the inductor switching ripple and provide system transient current demands.  $I_{COUT}$  ( $C_{OUT}$  rms current) can be calculated by:

$$I_{\text{COUT}} = \frac{I_{\text{RIPPLE}}}{2 \times \sqrt{3}} \approx 0.29 \times I_{\text{RIPPLE}}$$
(6)

And the output voltage ripple can be calculated by:

$$\Delta V_{o} = \frac{V_{out}}{8LC_{out}f_{s}^{2}} \left(1 - \frac{V_{out}}{V_{VBUS}}\right)$$
(7)

Increasing L or C<sub>OUT</sub> (of the LC filter) can reduce the ripple.

The charger device has internal loop compensation optimized for above  $20\mu$ F ceramic output capacitance. A 10V, X7R (or X5R) ceramic capacitor is recommended for the output.

Note that even though the design is based on buck mode operation, it is good for boost mode too, because only the direction of currents is reversed and switches are bidirectional.

### **Power Supply Recommendations**

In order to provide an output voltage on SYS, the SGM41510 device requires either an input power supply between 3.9V to 14.2V with at least 100mA current rating connected to VBUS; or, a single-cell Li-Ion battery with voltage higher than  $V_{BATUVLO}$  connected to BAT. The source current rating needs to be at least 3A in order for the buck converter of the charger to provide maximum output power to SYS.

# **APPLICATION INFORMATION (continued)**

### **Layout Guidelines**

The switching node (SW) creates very high frequency noises several times higher than  $f_{SW}$  (1.6MHz) due to sharp rise and fall times of the voltage and current in the switches. To reduce the ringing issues and noise generation, proper layout is important to minimize the current path impedance and loop area. A graphical guideline for the current loops and their frequency content is provided in Figure 18. The following considerations can help making a better layout.

1. Place the input capacitor between PMID and GND pins as close as possible to the chip with shortest copper connections (avoid vias).

2. Connect one pin of the inductor as close as possible to the SW pin of the device and minimize the copper area of SW node to reduce capacitive coupling from SW area to nearby signal traces. This decreases the noise induced through parasitic stray capacitances and displacement currents to other conductors. SW connection should be wide enough to carry the charging current. Keep other signals and traces away from SW if possible.

3. Place output capacitor GND pin as close as possible to the GND pin of the device and the GND pin of input capacitor  $C_{IN}$ . It is better to avoid using vias for these connections and keep the high frequency currents paths very short and on the same

layer GND plane with smallest HF current loop area. A GND copper layer under the component layer helps reducing noise emissions. Pay attention to the DC current and ac currents paths in the layout and keep them short and decoupled as much as possible.

4. For analog signals, it is better to use a separate analog ground (AGND) branched only at one point from GND pin. To avoid high current flow through the AGND path, it should be connected to GND only at one point (preferably the GND pin and thermal pad of the device). Alternatively a  $0\Omega$  resistor can be used to tie analog ground to power ground.

6. Place decoupling capacitors right next to the IC pins with shortest possible trace connections.

7. It is critical to solder the exposed thermal pad of the package to the PCB ground planes. Ensure that there are enough thermal vias directly under the IC, connecting to the ground plane on the other layers for better heat dissipation and cooling of the device.

8. Ensure that the number and sizes of vias provide enough copper for a given current path. Remember that vias usually have some parasitic inductance and resistance.



Figure 18. The Paths and Loops Carrying Very High Frequency, High Frequency and DC Currents (for Layout Design Consideration)

# **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| JUNE 2021 – REV.A to REV.A.1                    | Page |
|-------------------------------------------------|------|
| Updated Byte Format section                     |      |
|                                                 | -    |
| Changes from Original (SEPTEMBER 2020) to REV.A | Page |
| Changed from product preview to production data | All  |

# PACKAGE OUTLINE DIMENSIONS

# TQFN-4×4-24L



RECOMMENDED LAND PATTERN (Unit: mm)

| Symbol |           | nsions<br>meters | Dimer<br>In In |       |  |
|--------|-----------|------------------|----------------|-------|--|
|        | MIN       | MAX              | MIN            | MAX   |  |
| A      | 0.700     | 0.800            | 0.028          | 0.031 |  |
| A1     | 0.000     | 0.050            | 0.000          | 0.002 |  |
| A2     | 0.203 REF |                  | 0.008 REF      |       |  |
| D      | 3.900     | 4.100            | 0.154          | 0.161 |  |
| D1     | 2.600     | 2.800            | 0.102          | 0.110 |  |
| E      | 3.900     | 4.100            | 0.154          | 0.161 |  |
| E1     | 2.600     | 2.800            | 0.102          | 0.110 |  |
| k      | 0.200     | 0.200 MIN        |                | 3 MIN |  |
| b      | 0.180     | 0.300            | 0.007          | 0.012 |  |
| е      | 0.500     | 0.500 TYP        |                | ) TYP |  |
| L      | 0.300     | 0.500            | 0.012          | 0.020 |  |

# TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

### KEY PARAMETER LIST OF TAPE AND REEL

| Package Type | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| TQFN-4×4-24L | 13″              | 12.4                     | 4.30       | 4.30       | 1.10       | 4.0        | 8.0        | 2.0        | 12.0      | Q2               |

# CARTON BOX DIMENSIONS



NOTE: The picture is only for reference. Please make the object as the standard.

### **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton |        |
|-----------|----------------|---------------|----------------|--------------|--------|
| 13″       | 386            | 280           | 370            | 5            | DD0002 |