# TPS61089x 12.6-V, 7-A Fully-Integrated Synchronous Boost Converters in 2.0-mm x 2.5-mm VQFN Package

#### 1 Features

- Input Voltage Range: 2.7 V to 12 V
- Output Voltage Range: 4.5 V to 12.6 V
- Up to 90% Efficiency at  $V_{\text{IN}} = 3.3 \text{ V}$ ,  $V_{\text{OUT}} = 9 \text{ V}$ , and  $I_{\text{OUT}} = 2 \text{ A}$
- Resistor-Programmable Peak Current Limit up to 10 A for high pulse current
- Adjustable Switching Frequency: 200 kHz to 2.2 MHz
- · 4-ms Built-in Soft Start Time
- PFM Operation Mode at Light Load (TPS61089)
- Forced PWM Operation Mode at Light Load (TPS610891)
- Internal Output Overvoltage Protection at 13.2 V
- Cycle-by-Cycle Overcurrent Protection
- Thermal Shutdown
- 2.00-mm x 2.50-mm VQFN Hotrod Package

# 2 Applications

- Bluetooth<sup>™</sup> Speaker
- Quick Charge Power Bank
- Portable POS Terminal
- E-Cigarette

# 3 Description

The TPS61089x represents the TPS61089 and the TPS610891. The TPS61089x is a fully-integrated synchronous boost converter with a 19-m $\Omega$  main power switch and a 27-m $\Omega$  rectifier switch. The device provides a high efficiency and small size power solution for portable equipment. The TPS61089x features wide input voltage range from 2.7 V to 12 V to support applications powered with single cell or two cell Lithium ion/polymer batteries. The TPS61089x has 7-A continuous switch current capability and provides output voltage up to 12.6 V.

The TPS61089x uses adaptive constant off-time peak current control topology to regulate the output voltage. In moderate to heavy load condition, the TPS61089x works in the pulse width modulation (PWM) mode. In light load condition, the TPS61089 works in the pulse frequency modulation (PFM) mode to improve the efficiency, while the TPS610891 still works in the PWM mode to avoid application problems caused by low switching frequency. The switching frequency in the PWM mode is adjustable from 200 kHz to 2.2 MHz. The TPS61089x also implements a built-in 4-ms soft start function and an adjustable peak switch current limit function. In addition. the device provides 13.2-V overvoltage protection, cycle-by-cycle overcurrent protection, and thermal shutdown protection.

The TPS61089x is available in an extremely compact size of a 2.0-mm × 2.5-mm 11-pin VQFN package.

#### Device Information (1)

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS61089x   | VQFN (11) | 2.00 mm × 2.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Typical Application Circuit



Copyright © 2016, Texas Instruments Incorporated

# **Table of Contents**

| 1   | Features 1                                                          |    | 8.4 Device Functional Modes                     | 10       |
|-----|---------------------------------------------------------------------|----|-------------------------------------------------|----------|
| 2   | Applications 1                                                      | 9  | Application and Implementation                  | 12       |
| 3   | Description 1                                                       |    | 9.1 Application Information                     |          |
| 4   | Revision History2                                                   |    | 9.2 Typical Application                         | 12       |
| 5   | Device Comparison Table                                             | 10 | Power Supply Recommendations                    | 19       |
| 6   | Pin Configuration and Functions                                     | 11 | Layout                                          | 19       |
| 7   | Specifications                                                      |    | 11.1 Layout Guidelines                          |          |
| ′   | 7.1 Absolute Maximum Ratings                                        |    | 11.2 Layout Example                             | 19       |
|     | _                                                                   |    | 11.3 Thermal Considerations                     |          |
|     | 7.2 ESD Ratings                                                     | 12 | Device and Documentation Support                | 21       |
|     | 7.4 Thermal Information                                             |    | 12.1 Device Support                             |          |
|     | 7.5 Electrical Characteristics                                      |    | 12.2 Receiving Notification of Documentation Up | dates 21 |
|     | 7.6 Typical Characteristics 6                                       |    | 12.3 Community Resources                        |          |
|     |                                                                     |    | 12.4 Trademarks                                 |          |
| 8   |                                                                     |    | 12.5 Electrostatic Discharge Caution            | 21       |
|     |                                                                     |    | 12.6 Glossary                                   |          |
|     | 8.2 Functional Block Diagram                                        | 13 | Mechanical, Packaging, and Orderable            |          |
|     | 8.3 Feature Description 9                                           | .0 | Information                                     | 21       |
|     | Revision History<br>nges from Revision A (April 2016) to Revision B |    |                                                 | Page     |
| • ( | Changed x axis in Figure 1                                          |    |                                                 | 6        |
| • ( | Changed x axis in Figure 2                                          |    |                                                 | 6        |
|     | nges from Original (November 2015) to Revision A                    |    |                                                 | Page     |

# 5 Device Comparison Table

| PART NUMBER                 | OPERATION MODE AT LIGHT LOAD |
|-----------------------------|------------------------------|
| TPS61089RNR                 | PFM                          |
| TPS610891RNR <sup>(1)</sup> | Forced PWM                   |

<sup>(1)</sup> Product Preview. Contact TI factory for more information.

# 6 Pin Configuration and Functions

RNR Package 11 Pin VQFN With Thermal Pad Top View



**Pin Functions** 

| PIN  |        | 1/0 | DESCRIPTION                                                                                                                                                        |
|------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NUMBER | 1/0 | DESCRIPTION                                                                                                                                                        |
| FSW  | 1      | 1   | The switching frequency is programmed by a resister between this pin and the SW pin.                                                                               |
| VCC  | 2      | 0   | Output of the internal regulator. A ceramic capacitor of more than 1.0 $\mu F$ is required between this pin and ground.                                            |
| FB   | 3      | ı   | Output voltage feedback.                                                                                                                                           |
| COMP | 4      | 0   | Output of the internal error amplifier, the loop compensation network should be connected between this pin and the GND pin.                                        |
| GND  | 5      | PWR | Ground                                                                                                                                                             |
| VOUT | 6      | PWR | Boost converter output                                                                                                                                             |
| EN   | 7      | 1   | Enable logic input. Logic high level enables the device. Logic low level disables the device and turns it into shutdown mode.                                      |
| ILIM | 8      | 0   | Adjustable switching peak current limit. An external resister should be connected between this pin and the GND pin.                                                |
| VIN  | 9      | ı   | IC power supply input                                                                                                                                              |
| воот | 10     | 0   | Power supply for high-side MOSFET gate driver. A capacitor must be connected between this pin and the SW pin                                                       |
| SW   | 11     | PWR | The switching node pin of the converter. It is connected to the drain of the internal low-side power MOSFET and the source of the internal high-side power MOSFET. |

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) (1)

|                                                |                    | MIN  | MAX    | UNIT |
|------------------------------------------------|--------------------|------|--------|------|
|                                                | BOOT               | -0.3 | SW + 7 |      |
| Voltage at terminals (2)                       | VIN, SW, FSW, VOUT | -0.3 | 14.5   | V    |
|                                                | EN, VCC, COMP      | -0.3 | 7      |      |
|                                                | ILIM, FB           | -0.3 | 3.6    |      |
| Operating junction temperature, T <sub>J</sub> |                    | -40  | 150    | °C   |
| Storage temperature, T <sub>stg</sub>          |                    | -65  | 150 °C |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

### 7.2 ESD Ratings

|   |                 |                                                                               | VALUE | UNIT  |
|---|-----------------|-------------------------------------------------------------------------------|-------|-------|
|   | , Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | ±2000 | V     |
| ľ | (ESD) discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500  | \ \ \ |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                     | MIN  | NOM | MAX  | UNIT |
|-----------------|-------------------------------------|------|-----|------|------|
| V <sub>IN</sub> | Input voltage range                 | 2.7  |     | 12   | V    |
| $V_{OUT}$       | Output voltage range                | 4.5  |     | 12.6 | V    |
| L               | Inductance, effective value         | 0.47 | 2.2 | 10   | μΗ   |
| C <sub>IN</sub> | Input capacitance, effective value  | 10   |     |      | μF   |
| Co              | Output capacitance, effective value | 10   | 47  | 1000 | μF   |
| $T_{J}$         | Operating junction temperature      | -40  |     | 125  | °C   |

#### 7.4 Thermal Information

|                           |                                               | TPS61089x  |      |
|---------------------------|-----------------------------------------------|------------|------|
|                           | THERMAL METRIC (1)                            | RNR (VQFN) | UNIT |
|                           |                                               | 11 PINS    |      |
| $R_{\theta JA}$           | Junction-to-ambient thermal resistance        | 53.4       | °C/W |
| $R_{\theta JC(top)}$      | Junction-to-case (top) thermal resistance     | 59.2       | °C/W |
| $R_{\theta JB}$           | Junction-to-board thermal resistance          | 9.6        | °C/W |
| ΨЈΤ                       | Junction-to-top characterization parameter    | 0.5        | °C/W |
| ΨЈВ                       | Junction-to-board characterization parameter  | 9.5        | °C/W |
| $R_{\theta JC(bot)}$      | Junction-to-case (bottom) thermal resistance  | 0.7        | °C/W |
| R <sub>θJA(EVM)</sub> (2) | Junction-to-ambient thermal resistance on EVM | 39.2       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> The EVM board is a 4-layer PCB of 76-mm x 52-mm size. The copper thickness of top layer and bottom layer is 2 oz. The copper thickness of inner layers is 1 oz.

# 7.5 Electrical Characteristics

 $V_{IN}$  = 2.7 V to 5.5 V,  $V_{OUT}$  = 9 V,  $T_J$  = -40°C to 125°C. Typical values are at  $T_J$  = 25°C, unless otherwise noted.

|                      | PARAMETER                                | TEST CONDITIONS                                                                                  | MIN   | TYP   | MAX   | UNIT |
|----------------------|------------------------------------------|--------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| POWER SUI            | PPLY                                     |                                                                                                  |       |       |       |      |
| V <sub>IN</sub>      | Input voltage range                      |                                                                                                  | 2.7   |       | 12    | V    |
| V                    | Input voltage undervoltage lockout       | V <sub>IN</sub> rising                                                                           |       |       | 2.7   | V    |
| $V_{IN\_UVLO}$       | (UVLO) threshold                         | V <sub>IN</sub> falling                                                                          |       | 2.4   | 2.5   | V    |
| V <sub>IN_HYS</sub>  | VIN UVLO hysteresis                      |                                                                                                  |       | 200   |       | mV   |
| V <sub>CC</sub>      | VCC regulation voltage                   | I <sub>CC</sub> = 2 mA, V <sub>IN</sub> = 8 V                                                    |       | 5.8   |       | V    |
| V <sub>CC_UVLO</sub> | VCC UVLO threshold                       | V <sub>CC</sub> falling                                                                          |       | 2.1   |       | V    |
|                      | Quiescent current into VIN pin           | IC enabled, No load, $V_{IN}$ = 2.7 V to 5.5 V, $V_{FB}$ = 1.3 V, $V_{OUT}$ = 12 V, $T_J$ ≤ 85°C |       | 1     | 3     | μΑ   |
| IQ                   | Quiescent current into VOUT pin          | IC enabled, No load, $V_{IN}$ = 2.7 V to 5.5 V, $V_{FB}$ = 1.3 V, $V_{OUT}$ = 12 V, $T_J$ ≤ 85°C |       | 100   | 180   | μΑ   |
| I <sub>SD</sub>      | Shutdown current into VIN pin            | IC disabled, V <sub>IN</sub> = 2.7 V to 5.5 V, T <sub>J</sub> ≤ 85°C                             |       | 1     | 3     | μA   |
| OUTPUT               |                                          |                                                                                                  |       |       |       |      |
| V <sub>OUT</sub>     | Output voltage range                     |                                                                                                  | 4.5   |       | 12.6  | V    |
|                      |                                          | PWM mode                                                                                         | 1.188 | 1.212 | 1.236 | V    |
| $V_{REF}$            | Reference voltage at FB pin              | PFM mode                                                                                         |       | 1.224 |       | V    |
| I <sub>FB_LKG</sub>  | Leakage current into FB pin              | V <sub>FB</sub> = 1.2 V                                                                          |       |       | 100   | nA   |
| V <sub>OVP</sub>     | Output overvoltage protection threshold  | V <sub>OUT</sub> rising                                                                          | 12.7  | 13.2  | 13.6  | V    |
| V <sub>OVP_HYS</sub> | Output overvoltage protection hysteresis | V <sub>OUT</sub> falling below V <sub>OVP</sub>                                                  |       | 0.25  |       | V    |
| t <sub>SS</sub>      | Soft startup time                        | $C_{OUT}$ (effective) = 47 $\mu$ F, $I_{OUT}$ = 0 A                                              | 2     | 4     | 6     | ms   |
| ERROR AMI            | PLIFIER                                  |                                                                                                  |       |       |       |      |
| I <sub>SINK</sub>    | COMP pin sink current                    | V <sub>FB</sub> = V <sub>REF</sub> + 200 mV, V <sub>COMP</sub> = 1.9 V                           |       | 20    |       | μA   |
| I <sub>SOURCE</sub>  | COMP pin source current                  | $V_{FB} = V_{REF} - 200 \text{ mV}, V_{COMP} = 1.9 \text{ V}$                                    |       | 20    |       | μA   |
| V <sub>CCLP H</sub>  | High clamp voltage at the COMP pin       | $V_{FB} = 1 \text{ V}, \text{ R}_{ILIM} = 127 \text{ k}\Omega$                                   |       | 2.3   |       | V    |
| V <sub>CCLP L</sub>  | Low clamp voltage at the COMP pin        | $V_{FB} = 1.4 \text{ V}, R_{ILIM} = 127 \text{ k}\Omega$                                         |       | 1.4   |       | V    |
| G <sub>EA</sub>      | Error amplifier transconductance         | V <sub>COMP</sub> = 1.9 V                                                                        |       | 190   |       | μS   |
| POWER SW             | ІТСН                                     |                                                                                                  |       |       |       |      |
| _                    | High-side MOSFET on-resistance           | V <sub>CC</sub> = 6 V                                                                            |       | 27    | 44    | mΩ   |
| R <sub>DS(on)</sub>  | Low-side MOSFET on-resistance            | V <sub>CC</sub> = 6 V                                                                            |       | 19    | 31    | mΩ   |
| SWITCHING            | FREQUENCY                                |                                                                                                  |       |       |       |      |
| _                    |                                          | $R_{FSW} = 301 \text{ k}\Omega$                                                                  |       | 500   |       | kHz  |
| f <sub>SW</sub>      | Switching frequency                      | $R_{FSW} = 46.4 \text{ k}\Omega$                                                                 |       | 2000  |       | kHz  |
| t <sub>ON min</sub>  | Minimum on time                          | V <sub>CC</sub> = 6 V                                                                            |       | 90    | 180   | ns   |
| CURRENT L            | IMIT                                     | ,                                                                                                |       |       |       |      |
|                      |                                          | $R_{ILIM} = 127 \text{ k}\Omega$                                                                 | 7.3   | 8.1   | 8.9   | А    |
| I <sub>LIM</sub>     | Peak switch current limit, TPS61089      | R <sub>ILIM</sub> = 100 kΩ                                                                       | 9.0   | 10    | 11    | А    |
| V <sub>ILIM</sub>    | Internal reference voltage at ILIM pin   |                                                                                                  |       | 1.212 |       | V    |
| EN LOGIC II          | NPUT                                     |                                                                                                  |       |       |       |      |
| V <sub>EN H</sub>    | EN Logic high threshold                  |                                                                                                  |       |       | 1.2   | V    |
| V <sub>EN_L</sub>    | EN Logic Low threshold                   |                                                                                                  | 0.4   |       |       | V    |
| R <sub>EN</sub>      | EN pulldown resistor                     |                                                                                                  |       | 800   |       | kΩ   |
| PROTECTIO            | '                                        |                                                                                                  |       |       |       |      |
| T <sub>SD</sub>      | Thermal shutdown threshold               | T <sub>J</sub> rising                                                                            |       | 150   |       | °C   |
| T <sub>SD_HYS</sub>  | Thermal shutdown hysteresis              | T <sub>J</sub> falling below T <sub>SD</sub>                                                     |       | 20    |       | °C   |
| י SD_HYS             | morniai shuluowii fiystetesis            | 13 raining Delow 12D                                                                             |       | 20    |       | U    |

# 7.6 Typical Characteristics

 $V_{IN} = 3.6 \text{ V}, V_{OUT} = 9 \text{ V}, T_J = 25^{\circ}\text{C}, \text{ unless otherwise noted}$ 



# **Typical Characteristics (continued)**

 $V_{IN}$  = 3.6 V,  $V_{OUT}$  = 9 V,  $T_J$  = 25°C, unless otherwise noted



# 8 Detailed Description

#### 8.1 Overview

The TPS61089x is a synchronous boost converter integrating a 19-m $\Omega$  main power switch and a 27-m $\Omega$  rectifier switch with adjustable switch current up to 10A. It is capable to output continuous power more than 18W from input of a single cell Lithium-ion battery or two-cell Lithium-ion batteries in series . The TPS61089x operates at a quasi-constant frequency pulse-width modulation (PWM) at moderate to heavy load currents. At light load current, the TPS61089 operates in PFM mode and the TPS610891 operates in forced PWM (FPWM) mode. The PFM mode brings high efficiency over the entire load range, and the FPWM mode can avoid the acoustic noise and switching frequency interference at light load. The converter uses the constant off-time peak current mode control scheme, which provides excellent line and load transient response with minimal output capacitance. The external loop compensation brings flexibility to use different inductors and output capacitors. The TPS61089x supports adjustable switching frequency ranging from 200 kHz to 2.2 MHz. The device implements cycle-by-cycle current limit to protect the device from overload conditions during boost switching. The current limit is set by an external resistor.

# 8.2 Functional Block Diagram



(2)

#### 8.3 Feature Description

# 8.3.1 Undervoltage Lockout (UVLO)

An under-voltage lockout (UVLO) circuit stops the operation of the converter when the input voltage drops below the typical UVLO threshold of 2.5 V. A hysteresis of 200 mV is added so that the device cannot be enabled again until the input voltage goes up to 2.7 V. This function is implemented in order to prevent malfunctioning of the device when the input voltage is between 2.5 V and 2.7 V.

#### 8.3.2 Enable and Disable

When the input voltage is above maximal UVLO rising threshold of 2.7 V and the EN pin is pulled above the high threshold, the TPS61089x is enabled. When the EN pin is pulled below the low threshold, the TPS61089x goes into shutdown mode. The device stops switching in the shutdown mode and consumes less than 3-µA current. Because of the body diode of the high side rectifier FET, the input voltage goes through the body diode and appears at the VOUT pin at the shutdown mode.

#### 8.3.3 Soft Start

The TPS61089x implements the soft start function to reduce the inrush current during startup. The TPS61089x begins soft start when the EN pin is pulled to logic high voltage. The soft start time is typically 4 ms.

## 8.3.4 Adjustable Switching Frequency

The TPS61089x features a wide adjustable switching frequency ranging from 200 kHz to 2.2 MHz. The switching frequency is set by a resistor connected between the FSW pin and the SW pin of the TPS61089x. Do not leave the FSW pin open. Use Equation 1 to calculate the resistor value required for a desired frequency.

$$R_{FREQ} = \frac{4 \times (\frac{1}{f_{SW}} - t_{DELAY} \times \frac{V_{OUT}}{V_{IN}})}{C_{FREQ}}$$

where

- R<sub>FREQ</sub> is the resistance connected between the FSW pin and the SW pin.
- C<sub>FREQ</sub> = 24 pF
- $f_{SW}$  is the desired switching frequency.
- t<sub>DELAY</sub> = 86 ns
- V<sub>IN</sub> is the input voltage.
- V<sub>OUT</sub> is the output voltage. (1)

#### 8.3.5 Adjustable Peak Current Limit

To avoid an accidental large peak current, an internal cycle-by-cycle current limit is adopted. The low-side switch turns off immediately as long as the peak switch current touches the limit. The peak inductor current can be set by selecting the correct external resistor value correlating with the required current limit. Use Equation 2 to calculate the correct resistor value for the TPS61089.

$$I_{LIM} = \frac{1030000}{R_{ILIM}}$$

where

- R<sub>ILIM</sub> is the resistance connected between the ILIM pin and ground.
- I<sub>LIM</sub> is the switch peak current limit.

For a typical current limit of 8 A, the resistor value is 127 k $\Omega$  for the TPS61089.

# 8.3.6 Overvoltage Protection

If the output voltage at the VOUT pin is detected above over-voltage protection threshold of 13.2 V (typical value), the TPS61089x stops switching immediately until the voltage at the VOUT pin drops the hysteresis voltage lower than the output over-voltage protection threshold. This function prevents over-voltage on the output and secures the circuits connected to the output from excessive overvoltage.

#### **Feature Description (continued)**

#### 8.3.7 Thermal Shutdown

A thermal shutdown is implemented to prevent damage due to excessive heat and power dissipation. Typically, the thermal shutdown happens at the junction temperature of 150°C. When the thermal shutdown is triggered, the device stops switching until the junction temperature falls below typically 130°C, then the device starts switching again.

#### 8.4 Device Functional Modes

#### 8.4.1 Operation

The synchronous boost converter TPS61089x operates at a quasi-constant frequency pulse width modulation (PWM) in moderate to heavy load condition. Based on the  $V_{\rm IN}$  to  $V_{\rm OUT}$  ratio, a circuit predicts the required off-time of the switching cycle. At the beginning of each switching cycle, the low-side N-MOSFET switch, shown in *Functional Block Diagram*, is turned on, and the inductor current ramps up to a peak current that is determined by the output of the internal error amplifier. After the peak current is reached, the current comparator trips, and it turns off the low-side N-MOSFET switch and the inductor current goes through the body diode of the high-side N-MOSFET in a dead-time duration. After the dead-time duration, the high-side N-MOSFET switch is turned on. Because the output voltage is higher than the input voltage, the inductor current decreases. The high-side switch is not turned off until the fixed off-time is reached. After a short dead-time duration, the low-side switch is turned on again and the switching cycle is repeated.

In light load condition, the TPS61089 implements PFM mode for applications requiring high efficiency at light load. And the TPS610891 implements forced PWM mode for applications requiring fixed switching frequency to avoid unexpected switching noise interference.

#### 8.4.1.1 Forced PWM Mode

In the forced PWM mode, the TPS610891 keeps the switching frequency unchanged in light load condition. When the load current decreases, the output of the internal error amplifier decreases as well to keep the inductor peak current down, delivering less power from input to output. When the output current further reduces, the current through the inductor will decrease to zero during the off-time. The high-side N-MOSFET is not turned off even if the current through the MOSFET is zero. Thus, the inductor current changes its direction after it runs to zero. The power flow is from output side to input side. The efficiency will be low in this mode. But with the fixed switching frequency, there is no audible noise and other problems which might be caused by low switching frequency in light load condition.

## 8.4.1.2 PFM Mode

The TPS61089 improves the efficiency at light load with the PFM mode. When the converter operates in light load condition, the output of the internal error amplifier decreases to make the inductor peak current down, delivering less power to the load. When the output current further reduces, the current through the inductor will decrease to zero during the off-time. Once the current through the high side N-MOSFET is zero, the high-side MOSFET is turned off until the beginning of the next switching cycle. When the output of the error amplifier continuously goes down and reaches a threshold with respect to the peak current of I<sub>LIM</sub> / 10, the output of the error amplifier is clamped at this value and does not decrease any more. If the load current is smaller than what the TPS61089 delivers, the output voltage increases above the nominal setting output voltage. The TPS61089 extends its off time of the switching period to deliver less energy to the output and regulate the output voltage to 1.0% higher than the nominal setting voltage. With the PFM operation mode, the TPS61089 keeps the efficiency above 70% even when the load current decreases to 1 mA. At light load, the output voltage ripple is much smaller due to low peak inductor current. Refer to Figure 8.

# **Device Functional Modes (continued)**



Figure 8. Output Voltage in PWM Mode and PFM Mode

# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

The TPS61089x is designed for outputting voltage up to 12.6 V with 7-A continuous switch current capability to deliver more than 18-W power. The TPS61089x operates at a quasi-constant frequency pulse-width modulation (PWM) in moderate to heavy load condition. In light load condition, the TPS61089 operates in the PFM mode and the TPS610891 operates in the forced PWM mode. The PFM mode brings high efficiency over entire load range, while the PWM mode can avoid the acoustic noise as the switching frequency is fixed. in PWM mode, The TPS61089x converter uses the adaptive constant off-time peak current control scheme, which provides excellent transient line and load response with minimal output capacitance. The TPS61089x can work with different inductor and output capacitor combination by external loop compensation. It also supports adjustable switching frequency ranging from 200 kHz to 2.2 MHz.

## 9.2 Typical Application



Figure 9. TPS61089x Single Cell Li-ion Battery to 9-V/2-A Output Converter

## 9.2.1 Design Requirements

**Table 1. Design Parameters** 

| DESIGN PARAMETERS            | EXAMPLE VALUES      |
|------------------------------|---------------------|
| Input voltage range          | 3.0 to 4.35 V       |
| Output voltage               | 9 V                 |
| Output voltage ripple        | 100 mV peak to peak |
| Output current rating        | 2 A                 |
| Operating frequency          | 500 kHz             |
| Operation mode at light load | PFM                 |

(3)

(4)

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Setting Switching Frequency

The switching frequency is set by a resistor connected between the FSW pin and the SW pin of the TPS61089x. The resistor value required for a desired frequency can be calculated using Equation 3.

$$R_{FREQ} = \frac{4 \times (\frac{1}{f_{SW}} - t_{DELAY} \times \frac{V_{OUT}}{V_{IN}})}{C_{FREQ}}$$

where

- R<sub>EREO</sub> is the resistance connected between the FSW pin and the SW pin.
- C<sub>FREQ</sub> = 24 pF
- $f_{\text{SW}}$  is the desired switching frequency.
- t<sub>DELAY</sub> = 86 ns
- V<sub>IN</sub> is the input voltage.
- V<sub>OUT</sub> is the output voltage.

#### 9.2.2.2 Setting Peak Current Limit

The peak input current is set by selecting the correct external resistor value correlating to the required current limit. Use Equation 4 to calculate the correct resistor value:

$$I_{LIM} = \frac{1030000}{R_{ILIM}}$$

where

- $\bullet$   $\;\;$   $R_{\text{ILIM}}$  is the resistance connected between the ILIM pin and ground.
- I<sub>IIM</sub> is the switching peak current limit.

For a typical current limit of 8 A, the resistor value is  $127 \text{ k}\Omega$ . Considering the device variation and the tolerance over temperature, the minimum current limit at the worst case can be 0.8 A lower than the value calculated by Equation 4. The minimum current limit must be higher than the required peak switch current at the lowest input voltage and the highest output power to make sure the TPS61089x does not hit the current limit and still can regulate the output voltage in these conditions.

#### 9.2.2.3 Setting Output Voltage

The output voltage is set by an external resistor divider (R1, R2 in the *Figure 9* ). Typically, a minimum current of 10  $\mu$ A flowing through the feedback divider gives good accuracy and noise covering. A resistor of less than 120 k $\Omega$  is typically selected for low-side resistor R2.

When the output voltage is regulated, the typical voltage at the FB pin is  $V_{REF}$ . Thus the value of R1 is calculated as:

$$R_1 = \frac{(V_{OUT} - V_{REF}) \times R_2}{V_{REF}}$$
 (5)

#### 9.2.2.4 Inductor Selection

Because the selection of the inductor affects the power supply's steady state operation, transient behavior, loop stability, and boost converter efficiency, the inductor is the most important component in switching power regulator design. Three most important specifications to the performance of the inductor are the inductor value, DC resistance, and saturation current.

The TPS61089x is designed to work with inductor values between 0.47  $\mu$ H and 10  $\mu$ H. A 0.47- $\mu$ H inductor is typically available in a smaller or lower-profile package, while a 10- $\mu$ H inductor produces lower inductor current ripple. If the boost output current is limited by the peak current protection of the IC, using a 10- $\mu$ H inductor can maximize the controller's output current capability.

Inductor values can have ±20% or even ±30% tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20% to 35% from the value at 0-A current depending on how the inductor vendor defines saturation. When selecting an inductor, make sure its rated current, especially the saturation current, is larger than its peak current during the operation.

Follow Equation 6 to Equation 8 to calculate the peak current of the inductor. To calculate the current in the worst case, use the minimum input voltage, maximum output voltage, and maximum load current of the application. To leave enough design margin, TI recommends using the minimum switching frequency, the inductor value with –30% tolerance, and a low-power conversion efficiency for the calculation.

In a boost regulator, calculate the inductor DC current as in Equation 6.

$$I_{DC} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta}$$

where

- V<sub>OUT</sub> is the output voltage of the boost regulator.
- I<sub>OUT</sub> is the output current of the boost regulator.
- V<sub>IN</sub> is the input voltage of the boost regulator.

Calculate the inductor current peak-to-peak ripple as in Equation 7.

$$I_{PP} = \frac{1}{L \times (\frac{1}{V_{OLIT} - V_{IN}} + \frac{1}{V_{IN}}) \times f_{SW}}$$

where

- IPP is the inductor peak-to-peak ripple.
- · L is the inductor value.
- $f_{\text{SW}}$  is the switching frequency.
- V<sub>OUT</sub> is the output voltage.

Therefore, the peak current, I<sub>Lpeak</sub>, seen by the inductor is calculated with Equation 8.

$$I_{Lpeak} \quad I_{DC} + \frac{I_{PP}}{2}$$
 (8)

Set the current limit of the TPS61089x higher than the peak current I<sub>Lpeak</sub>. Then select the inductor with saturation current higher than the setting current limit.

Boost converter efficiency is dependent on the resistance of its current path, the switching loss associated with the switching MOSFETs, and the inductor's core loss. The TPS61089x has optimized the internal switch resistance. However, the overall efficiency is affected significantly by the inductor's DC resistance (DCR), equivalent series resistance (ESR) at the switching frequency, and the core loss. Core loss is related to the core material and different inductors have different core loss. For a certain inductor, larger current ripple generates higher DCR and ESR conduction losses and higher core loss. Usually, a data sheet of an inductor does not provide the ESR and core loss information. If needed, consult the inductor vendor for detailed information. Generally, TI would recommend an inductor with lower DCR and ESR. However, there is a tradeoff among the inductor's inductance, DCR and ESR resistance, and its footprint. Furthermore, shielded inductors typically have higher DCR than unshielded inductors. Table 2 lists recommended inductors for the TPS61089x. Verify whether the recommended inductor can support the user's target application with the previous calculations and bench evaluation. In this application, the Sumida's inductor CDMC8D28NP-1R8MC is selected for its small size and low DCR.

| PART NUMBER      | L (µH) | DCR MAX (m $\Omega$ ) | SATURATION CURRENT /<br>HEAT RATING CURRENT (A) | SIZE MAX<br>(L × W × H mm)  | VENDOR           |
|------------------|--------|-----------------------|-------------------------------------------------|-----------------------------|------------------|
| CDMC8D28NP-1R8MC | 1.8    | 12.6                  | 9.4 / 9.3                                       | 9.5 x 8.7 x 3.0             | Sumida           |
| 744311150        | 1.5    | 7.2                   | 14.0 / 11.0                                     | 7.3 x 7.2 x 4.0             | Wurth-Elektronik |
| 744311220        | 2.2    | 12.5                  | 13.0 / 9.0                                      | $7.3 \times 7.2 \times 4.0$ | Wurth-Elektronik |
| PIMB103T-2R2MS   | 2.2    | 9.0                   | 16 / 13                                         | 11.2 × 10.3 × 3.0           | Cyntec           |
| PIMB065T-2R2MS   | 2.2    | 12.5                  | 12 / 10.5                                       | $7.4 \times 6.8 \times 5.0$ | Cyntec           |

**Table 2. Recommended Inductors** 

#### 9.2.2.5 Input Capacitor Selection

For good input voltage filtering, TI recommends low-ESR ceramic capacitors. The VIN pin is the power supply for the TPS61089x. A 0.1- $\mu$ F ceramic bypass capacitor is recommended as close as possible to the VIN pin of the TPS61089x. The VCC pin is the output of the internal LDO. A ceramic capacitor of more than 1.0  $\mu$ F is required at the VCC pin to get a stable operation of the LDO.

For the power stage, because of the inductor current ripple, the input voltage changes if there is parasitic inductance and resistance between the power supply and the inductor. It is recommended to have enough input capacitance to make the input voltage ripple less than 100 mV. Generally,  $10 \text{-} \mu \text{F}$  input capacitance is sufficient for most applications.

#### NOTE

DC bias effect: High-capacitance ceramic capacitors have a DC bias effect, which has a strong influence on the final effective capacitance. Therefore, the right capacitor value must be chosen carefully. The differences between the rated capacitor value and the effective capacitance result from package size and voltage rating in combination with material. A 10-V rated 0805 capacitor with 10  $\mu F$  can have an effective capacitance of less 5  $\mu F$  at an output voltage of 5 V.

#### 9.2.2.6 Output Capacitor Selection

For small output voltage ripple, TI recommends a low-ESR output capacitor like a ceramic capacitor. Typically, three  $22 \cdot \mu F$  ceramic output capacitors work for most applications. Higher capacitor values can be used to improve the load transient response. Take care when evaluating a capacitor's derating under DC bias. The bias can significantly reduce capacitance. Ceramic capacitors can lose most of their capacitance at rated voltage. Therefore, leave margin on the voltage rating to ensure adequate effective capacitance. From the required output voltage ripple, use the following equations to calculate the minimum required effective capacitance  $C_O$ :

$$V_{ripple\_dis} = \frac{(V_{OUT} - V_{IN\_MIN}) \times I_{OUT}}{V_{OUT} \times f_{SW} \times C_{O}}$$

$$V_{ripple\_ESR} = I_{Lpeak} \times R_{ESR}$$
(9)

#### where

- V<sub>ripple dis</sub> is output voltage ripple caused by charging and discharging of the output capacitor.
- V<sub>ripple ESR</sub> is output voltage ripple caused by ESR of the output capacitor.
- $V_{IN\_MIN}$  is the minimum input voltage of boost converter.
- V<sub>OUT</sub> is the output voltage.
- I<sub>OUT</sub> is the output current.
- I<sub>Lpeak</sub> is the peak current of the inductor.
- f<sub>SW</sub> is the converter's switching frequency.
- R<sub>ESR</sub> is the ESR of the output capacitors. (10)

# 9.2.2.7 Loop Stability

The TPS61089x requires external compensation, which allows the loop response to be optimized for each application. The COMP pin is the output of the internal error amplifier. An external compensation network comprised of resister R5, ceramic capacitors C5 and C6 is connected to the COMP pin.

The power stage small signal loop response of constant off time (COT) with peak current control can be modeled by Equation 11.

$$G_{PS}(S) = \frac{R_{O} \times \left(1 - D\right)}{2 \times R_{sense}} \times \frac{\left(1 + \frac{S}{2 \times \pi \times f_{ESRZ}}\right) \left(1 - \frac{S}{2 \times \pi \times f_{RHPZ}}\right)}{1 + \frac{S}{2 \times \pi \times f_{P}}}$$

where

- D is the switching duty cycle
- R<sub>O</sub> is the output load resistance.
- R<sub>sense</sub> is the equivalent internal current sense resistor, which is 0.08  $\Omega$ .
- $f_P$  is the pole's frequency
- f<sub>ESRZ</sub> is the zero's frequency

The D,  $f_P$ ,  $f_{ESRZ}$  and  $f_{RHPZ}$  can be calculated by following equations

$$D = 1 - \frac{V_{IN} \times \eta}{V_{OUT}}$$

where

$$f_{\mathsf{P}} = \frac{2}{2\pi \times \mathsf{R}_{\mathsf{O}} \times \mathsf{C}_{\mathsf{O}}}$$

where

$$f_{\text{ESRZ}} = \frac{1}{2\pi \times R_{\text{ESR}} \times C_{\text{O}}}$$

where

$$f_{\text{RHPZ}} = \frac{R_{\text{O}} \times (1 - D)^2}{2\pi \times L}$$
 (15)

The COMP pin is the output of the internal transconductance amplifier. Equation 16 shows the small signal transfer function of compensation network.

$$Gc(S) \quad \frac{G_{EA} \times R_{EA} \times V_{REF}}{V_{OUT}} \times \frac{\left(1 + \frac{S}{2 \times \pi \times f_{COMZ}}\right)}{\left(1 + \frac{S}{2 \times \pi \times f_{COMP1}}\right)\left(1 + \frac{S}{2 \times \pi \times f_{COMP2}}\right)}$$

where

- GEA is the amplifier's transconductance
- R<sub>FA</sub> is the amplifier's output resistance
- V<sub>RFF</sub> is the reference voltage at the FB pin
- V<sub>OUT</sub> is the output voltage
- $f_{\text{COMP1}}$ ,  $f_{\text{COMP2}}$  are the poles' frequency of the compensation network.
- $f_{\text{COMZ}}$  is the zero's frequency of the compensation network. (16)

The next step is to choose the loop crossover frequency,  $f_{\rm C}$ . The higher in frequency that the loop gain stays above zero before crossing over, the faster the loop response is. It is generally accepted that the loop gain cross over no higher than the lower of either 1/10 of the switching frequency,  $f_{\rm SW}$ , or 1/5 of the RHPZ frequency,  $f_{\rm RHPZ}$ .

At the crossover frequency, the loop gain is 1. Thus the value of R5 can be calculated by Equation 17, Then set the values of C5 and C6 (in Figure 9) by Equation 18 and Equation 19.

R5 
$$\frac{2\pi \times V_{OUT} \times R_{sense} \times f_{C} \times C_{O}}{(1 - D) \times V_{REF} \times G_{EA}}$$

where

$$f_{\rm C}$$
 is the selected crossover frequency. (17)

The value of C5 can be set by Equation 18.

C5 
$$\frac{R_{O} \times C_{O}}{2R5}$$
 (18)

The value of C6 can be set by Equation 19.

$$C6 \quad \frac{R_{ESR} \times C_O}{R5} \tag{19}$$

If the calculated value of C6 is less than 10 pF, it can be left open.

Designing the loop for greater than 45° of phase margin and greater than 10-dB gain margin eliminates output votlage ringing during the line and load transient.

# 9.2.3 Application Curves





# 10 Power Supply Recommendations

The device is designed to operate from an input voltage supply range between 2.7 V to 12 V. This input supply must be well regulated. If the input supply is located more than a few inches from the converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. A typical choice is an electrolytic or tantalum capacitor with a value of  $47~\mu F$ .

# 11 Layout

# 11.1 Layout Guidelines

As for all switching power supplies, especially those running at high switching frequency and high currents, layout is an important design step. If layout is not carefully done, the regulator could suffer from instability and noise problems. To maximize efficiency, switching rise time and fall time are very fast. To prevent radiation of high-frequency noise (for example, EMI), proper layout of the high-frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin, and always use a ground plane under the switching regulator to minimize interplane coupling. The input capacitor needs to be close to the VIN pin and GND pin in order to reduce the input supply current ripple.

The most critical current path for all boost converters is from the switching FET, through the rectifier FET, then the output capacitors, and back to ground of the switching FET. This high current path contains nanosecond rise time and fall time, and should be kept as short as possible. Therefore, the output capacitor needs not only to be close to the VOUT pin, but also to the GND pin to reduce the overshoot at the SW pin and VOUT pin.

# 11.2 Layout Example



Figure 17. Layout Example

#### 11.3 Thermal Considerations

The maximum IC junction temperature should be restricted to  $125^{\circ}$ C under normal operating conditions. Calculate the maximum allowable dissipation,  $P_{D(max)}$ , and keep the actual power dissipation less than or equal to  $P_{D(max)}$ . The maximum-power-dissipation limit is determined using Equation 20.

$$P_{D(max)} = \frac{125 - T_A}{R_{\theta JA}}$$

where

- T<sub>A</sub> is the maximum ambient temperature for the application.
- R<sub>B,JA</sub> is the junction-to-ambient thermal resistance given in the Thermal Information table. (20)

The TPS61089x comes in a thermally-enhanced VQFN package. The pads underneath the package improve the thermal capabilities of the package. The real junction-to-ambient thermal resistance of the package greatly depends on the PCB type, layout, and pad connection. Using thick PCB copper and soldering the SW pin, VOUT pin and GND pin to large copper plate enhance the thermal performance. Using more vias connects the ground plate on the top layer and bottom layer around the IC without solder mask also improves the thermal capability.

# 12 Device and Documentation Support

#### 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

# 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

Bluetooth is a trademark of Bluetooth SIG.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# **PACKAGE OPTION ADDENDUM**

12-Jul-2016

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TPS61089RNRR     | ACTIVE | VQFN-HR      | RNR     | 11   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ZGOI           | Samples |
| TPS61089RNRT     | ACTIVE | VQFN-HR      | RNR     | 11   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ZGOI           | Samples |

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS61089RNRR | VQFN-<br>HR     | RNR                | 11 | 3000 | 180.0                    | 8.4                      | 2.25       | 2.8        | 1.1        | 4.0        | 8.0       | Q2               |
| TPS61089RNRT | VQFN-<br>HR     | RNR                | 11 | 250  | 180.0                    | 8.4                      | 2.25       | 2.8        | 1.1        | 4.0        | 8.0       | Q2               |

# **PACKAGE MATERIALS INFORMATION**

12-Jul-2016



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS61089RNRR | VQFN-HR      | RNR             | 11   | 3000 | 210.0       | 185.0      | 35.0        |  |
| TPS61089RNRT | VQFN-HR      | RNR             | 11   | 250  | 210.0       | 185.0      | 35.0        |  |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. For alternate stencil design recommendations, see IPC-7525 or board assembly site preference.