# *MP3430* **90V Step-Up Converter with APD Current Monitor**

### **The Future of Analog IC Technology**

## **DESCRIPTION**

The MP3430 is a monolithic step-up converter that integrates a power switch and a biased avalanche photodiode (APD) current monitor. The device can double the output voltage through the APD optical receivers. The MP3430 can provide up to 90V output.

The MP3430 uses a current-mode, fixedfrequency architecture to regulate the output voltage, which provides a fast transient response and cycle-by-cycle current limiting. The MP3430 features two accurate APD current monitoring outputs with 1:10 and 1:2 ratios, respectively. Resistor-adjustable current limiting protects the APD from optical power transients.

The MP3430 includes over-current and thermaloverload protection to prevent damage in the event of an output overload.

The MP3430 is available in a small 3mm×3mm QFN16 package.

# **FEATURES**

- 2.7V-to-5.5V Input Voltage
- 100V/1Ω NFET with 0.9A Limit
- Up to 90V Output Voltage
- 50ns APD Current Monitoring Response Speed
- 1.3MHz Fixed Switching Frequency
- Internal Compensation and Soft-Start
- High-Side APD Current Monitor with less than ±5% Tolerance.
- 1:10 and 1:2 Ratio Outputs for APD Current Monitoring
- Thermal-Shutdown Protection
- Programmable APD Over-Current Limit and Protection
- 3×3mm QFN16 Package

### **APPLICATIONS**

- APD Biasing
- PIN Diode Biasing
- Optical Receivers and Modules
- Fiber-Optic–Network Equipment

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

# **TYPICAL APPLICATION**





# \*\***ORDERING INFORMATION**

\* For Tape & Reel, add suffix –Z (e.g. MP3430GQ–Z).

For Tape & Reel, add suffix –Z (e.g. MP3430HQ–Z).

For RoHS Compliant Packaging, add suffix –LF (e.g. MP3430HQ–LF–Z) \*\*MPS is offering two different order codes, for this device we recommend MP3430HQ for our customers, both devices completely meet specifications

## **TOP MARKING**

**ACBY** LLL

ACB: product code of MP3430GQ and MP3430HQ Y: year code LLL: lot number



# **PACKAGE REFERENCE**

# **ABSOLUTE MAXIMUM RATINGS (1)**



### *Recommended Operating Conditions* **(3)**



# *Thermal Resistance* **(4)** *θJA θJC*

QFN16 (3x3mm) ..................... 60 ...... 12 ... °C/W

#### **Notes:**

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature TA. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = (T<sub>J</sub> (MAX)-TA)/θJA. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

# **ELECTRICAL CHARACTERISTICS (5)**



**Notes:** 

5) The  $*$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = +25^{\circ}$ C.

 $V_{IN}$ =3.3V,  $V_{EN}$ =3.3V unless otherwise noted.



# **PIN FUNCTIONS**

# **TYPICAL PERFORMANCE CHARACTERISTICS**

**Performance waveforms are tested on the evaluation board in the Design Example section.**   $V_{IN}$  = 3.3V,  $V_{OUT}$  = 50V, L = 2.2µH, T<sub>A</sub> = 25°C, unless otherwise noted.



**Voltage Drop - Vmonin to Vapd** 



# **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

**Performance waveforms are tested on the evaluation board in the Design Example section.**   $V_{IN}$  = 3.3V,  $V_{OUT}$  = 50V, L = 2.2µH, T<sub>A</sub> = 25<sup>o</sup>C, unless otherwise noted.



# **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

**Performance waveforms are tested on the evaluation board in the Design Example section.**   $V_{IN}$  = 3.3V,  $V_{OUT}$  = 50V, L = 2.2µH, T<sub>A</sub> = 25°C, unless otherwise noted.



# **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

**Performance waveforms are tested on the evaluation board in the Design Example section.**   $V_{IN}$  = 3.3V,  $V_{OUT}$  = 50V, L = 2.2µH, T<sub>A</sub> = 25°C, unless otherwise noted.



Temperature Shutdown @ 148°C



# **BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 

# **APPLICATION INFORMATION**

The MP3430 step-up converter uses a constantfrequency, current-mode–control scheme to provide excellent line and load regulation.

At the start of each oscillator cycle, the RS latch is set, which turns on the power switch. The output of current sense amplifier—which is proportional to the switching current—is added to a generated ramp. The resulting sum is fed into the positive terminal of the PWM comparator. The RS latch resets, turning off the power switch as soon as the positive terminal exceeds the level of negative input of PWM comparator which is proportional to the difference between the feedback voltage and the reference voltage. As the load varies, the error amplifier sets the switching peak current necessary to supply the load and regulate the output voltage.

MP3430 has an integrated high-side APD current monitor. The MON pin has an open-circuit protection feature and is internally clamped to 3V. MON1 and MON2 mirror the load current on the APD pin, and convert the currents to voltage signals through resistors  $R_{MOM1}$  and  $R_{MOM2}$ . The current mirror ratios are set to be 1:10 and 1:2. The APD output current has over-current protection with a threshold programmed by an external resistor at the RLIM pin.

#### **APD Current-Limit Design**

The current limit can be adjusted from 0.5mA to 2.5mA. The current limit is linear with respect to the voltage applied to the RLIM pin, where:

$$
I_{\text{RLM}}(mA) = -122 \times V_{\text{RLM}} + 48
$$

To program the voltage, connect a resistor from the RLIM pin to ground, where

$$
R_{\_\text{RLIM}}\!=\!\frac{68}{I_{\text{APD},\text{MAX}}}
$$

R<sub>RLIM</sub> units: kΩ

 $I_{RLIM}$  units: mA

#### **EN Design**

Add a delay (typ. 1ms) to the EN pin so  $V_{IN}$  can increase well beyond the UVLO value (typ. 2.6V) before the MP3430 turns on. For most applications, connect a 100kΩ resistor from  $V_{\text{IN}}$  to EN and a 10nF capacitor from EN to GND.

#### **Soft-Start**

There is no need for a soft-start because  $V_{\text{OUT}}$ rises very slowly—on the order of ms. The portion of the inductor current that actually drives up the output voltage is small due to the high conversion ratio. The inductor current limit (typ. 900mA), the output capacitor (typ. 0.1µF), and  $V_{IN}$  limit the  $V_{OUT}$  rise time.

### **Component Design**

#### **V<sub>OUT</sub>** Programming

A resistor feedback network programs the output voltage. Typically, the top resistor—from  $V_{\text{OUT}}$  to  $V_{FB}$  —is 1MΩ. The bottom resistor—from  $V_{FB}$  to GND—is:

$$
R_{\text{BOTTOM}} = R_{\text{TOP}} \times \frac{V_{\text{FB}}}{V_{\text{OUT}} - V_{\text{FB}}}
$$

 $R<sub>TOP</sub>: kΩ$ 

 $R$ <sub>ROTTOM</sub>:  $kΩ$ 

In addition, place a series resistor and capacitor of 100kΩ and 100pF, respectively, in parallel with  $R_{TOP}$ . This gives a phase boost for good phase margin as well as decreases the gain for good gain margin in the extreme cases of  $V_{IN}$  and  $V_{OUT}$ .

#### **Inductor Design**

There are three main considerations in inductor design:

- 1. Design " $D3*t_s$ " to be long enough for the reverse-inductor current to stop
- 2. Must always stay in discontinuous conduction mode (DCM)
- 3. The peak inductor current must be less than the current limit of the MP3430 and the saturation current of the inductor.

#### Design D3×t<sub>s</sub> to be Long Enough for the **Reverse-Inductor Current to Stop**

In DCM mode there are three modes:

 $D_1 \times t_S$ : the switch is closed and current builds in the inductor,

 $D_2 \times t_S$ : when the built-up current transfers to  $C_{\text{OUT}}$ 

 $D_3 \times t_S$ : the L current reverses due to energy in the SW MOSFET capacitor followed by LC ringing.

There is a "reverse current" – current going from the SW node back into  $V_{IN}$  – during  $D_3$ .



Due to the applied high-output voltage on the switch node combined with the  $C_{DS}$  capacitive coupling of the MP3430 FET, a significant reverse current flows through the inductor during the  $D_3$  period.

The energy stored in  $C_{DS}$  transfers to the inductor. This negative inductor current turns the FET body diode on.  $V_{\text{IN}}$  (combined with the negative voltage applied by the conducting body diode to the SW node) causes the inductor current to ramp up from the maximum negative going current to about 60% of that magnitude in the positive direction—where the positive current goes from  $V_{IN}$  to the SW node, and the negative current feeds back into  $V_{\text{IN}}$  through the inductor.

Ringing current occurs after the current turns off the body diode.  $D_3$  is always greater than the time for the current to turn off the FET body diode and to start ringing. Determine  $D_3$  as per the following equations:

$$
I_{\text{MAX, REVERSE}} = V_{\text{OUT}} \times \sqrt{\frac{40pF}{L}}
$$
\n
$$
t_{\text{ReverseCurrent}} \approx \frac{1.6 \cdot L \cdot I_{\text{MAX,REVERSE}}}{V_{\text{IN,MIN}} + 1}
$$
\n
$$
D_{1} = 2.2 \sqrt{\frac{K}{4} \left[ \left( \frac{2V_{\text{OUT}}}{V_{\text{IN}}} - 1 \right)^{2} - 1 \right]}
$$

$$
D_2 = \frac{D_1 \times V_{IN}}{V_{OUT} - V_{IN}}
$$

$$
D_3 = 1 - D_1 - D_2
$$

$$
D_3 \times t_s \ge t_{\text{ReverseCurrent}}
$$
Where, 
$$
K = \frac{2 \times L \times fs \times l_{OUT}}{V_{OUT} \times 1000}
$$
,

 $V_{\text{OUT}}$ : V, L:  $\mu$ H, f<sub>s</sub>: MHz,  $I_{\text{OUT}}$ : mA

#### **Staying in Discontinuous Conduction Mode (DCM)**

The system must operate in discontinuous conduction mode (DCM) to maintain stability due to the high conversion ratio from VIN to VOUT. A boost converter has a right-hand zero that can cause system instability if that zero moves into the system's operational-frequency range. Furthermore the right hand zero moves into lower frequencies—where the system operates—as the conversion ratio increases. This right-hand zero does not exist when operating in DCM

Stability therefore requires that the system operates in DCM under all conditions. To this end, a dimensionless parameter called K measures a system's tendency to operate in DCM mode. The other parameter is  $K_{CRIT}$  which is the DCM, CCM (continuous conduction mode) system boundary. If  $K < K_{CRT}$ , then the system is in DCM mode operation.

$$
K_{\text{CRIT}} = D_{\text{CCM}} \times (D'_{\text{CCM}})^{2} = \left(1 - \frac{V_{\text{IN}}}{V_{\text{OUT}}}\right) \times \left(\frac{V_{\text{IN}}}{V_{\text{OUT}}}\right)^{2}
$$

$$
K = \frac{2 \times L \times f_{\text{S}} \times \text{I}_{\text{OUT}}}{V_{\text{OUT}} \times 1000}
$$

DCM Mode:  $K < K_{\text{CRIT}}$ :

$$
L \leq \frac{K_{\text{CRIT}} \times V_{\text{OUT}} \times 1000}{2 \times f_s \times I_{\text{OUT}}}
$$

V<sub>IN</sub>, V<sub>OUT</sub>: V

L: µH

$$
f_S: MHZ
$$

 $I_{\text{OUT}}$ : mA

There is a size limit to the inductor that can cause the system to enter CCM mode and risk instability.

#### **The peak inductor current must always be less than the MP3430 current limit and the inductor saturation current.**

In addition, chose an inductor such that the saturation current is greater than either the IC current limit (900mA, typ.) or the worst-case calculated peak current—whichever is smaller. Generally, pick an inductor with at least 20% greater saturation current than the IC current limit, so that the minimum saturation current would be 1.08A (900mA + 180mA). To ensure that the calculated maximum current does not exceed the maximum current allowed by the MP3430.

$$
I_{L,PEAK} = \frac{V_{IN} \times D_1}{L \times f_s} < 900 mA \text{ , typical }
$$

#### **Diode Design**

Due to the high-output voltage combined with the diode capacitive coupling, there is a significant reverse current through the inductor. Generally, a low reverse bias capacitance equates to a low reverse inductor current. However, this is not always true though; so test the diodes prior to final selection. Two recommended diodes with relatively small reverse currents are the DFLS1150-7 (Diodes Inc, Schottky, 1A (avg), 150V) and the BAT46ZFILM (STMicroelectronics, Schottky, 150mA (avg), 100V)

Also, select a diode with an RMS current rating greater than the actual RMS current. The maximum RMS current occurs when  $V_{\text{IN}}$  is minimal (2.7V). The RMS current equation is:

$$
I_{\text{DIODE},\,RMS} \geq I_{RMS} = I_{PK} \times \sqrt{\frac{D_2}{3}}
$$

 $D_2$  = fractional diode conduction period:

$$
D_2=\frac{D_1\times V_{\text{IN}}}{V_{\text{OUT}}-V_{\text{IN}}}
$$

 $I<sub>DIODE</sub>, I<sub>PK</sub>:  $mA$$ 

#### R<sub>MON1</sub>, R<sub>MON2</sub> Design

The maximum allowed voltage on either  $R_{MON1}$  or  $R_{MON2}$  is 2.5V (typ). The maximum allowed current is 2.5mA (typ). For faster response, chose the maximum output less than the maximum allowed voltage.

$$
Imon1, MAX = \frac{I_{APD, MAX}}{10}
$$
  

$$
Imon2, MAX = \frac{I_{APD, MAX}}{2}
$$
  

$$
Rmon1 = \frac{V_{MON1, MAX}}{Imon1, MAX}
$$
  

$$
Rmon2 = \frac{V_{MON2, MAX}}{Imon2, MAX}
$$

Where:

 $V_{MON1,MAX}$ ,  $V_{MON2,MAX}$  < 2.5V

 $R$ <sub>MON12</sub>: kΩ

 $I_{MON1,2}$ : mA

#### **COUT Design**

The output ripple is typically 0.1%. Use 0.1µF capacitor for most cases. Make sure that the capacitor voltage rating is at least 50% more than  $V_{\text{OUT}}$ . The ripple equation is:

$$
V_{\text{OUT,RIPPLE}} = \frac{I_{\text{APD}} \times (1 - D_2)}{f_s \times C_{\text{OUT}}} \times 0.001
$$

 $I_{APD}$ : mA

 $f_S$ : MHz

 $C<sub>OUT</sub> \mu F$ 

#### **CIN Design**

If the  $C_{IN}$  is not big enough, the initial current pulses will pull  $V_{IN}$  down below UVLO during power start-up. This may cause false starts. Select a  $C_{\text{IN}}$  of at least 10 $\mu$ F.



#### Recommended Values (V<sub>IN</sub>: 2.7V to 5.5V)

#### **Design Example:**

Desired Parameters:



#### **Calculations:**

So 2.0µH is good.

 $V_{OUT}$ 

 $R_{\text{TOP}} \times \frac{V_{\text{FB}}}{V_{\text{OUT}} - V_{\text{FB}}} = 1 \text{M}\Omega \times \frac{0.8}{50 - 0.8} = 16.2 \text{k}\Omega$  $V_{\text{out}} - V$  $R_{\text{ROTIOM}} = R_{\text{TOP}} \times \frac{V}{V}$ OUT **'FB** BOTTOM  $=$  R<sub>TOP</sub>  $\times \frac{V_{FB}}{V_{OUT} - V_{FB}} = 1$ M $\Omega \times \frac{0.8}{50 - 0.8} = 16.2$  $1M\Omega \times \frac{0.8}{50}$  $R_{RLIM}$  = 68 / I<sub>APD,MAX</sub> = 68/2.5-= 27.2k $\Omega$ Inductor Choose  $L = 2.0$ uH First Consideration (most important)  $\mathsf{I}_{\mathsf{MAX,REVERSE}} = \mathsf{V}_{\mathsf{OUT}} \times \sqrt{40} \mathsf{pF/L} = 50 \times \sqrt{40} \mathsf{pF/2} \mathsf{\mu H} = 224 \mathsf{mA}$ Re verseCurrent  $\approx \frac{1.0 \text{ L} \cdot \text{MAX,REVERSE}}{V_{\text{IN,MIN}} + 1}$  $t_{\text{ReverseCurrent}} \approx \frac{1.6 \cdot L \cdot I_{\text{MAX,REVERSE}}}{V_{\text{INMIN}} + 1} = \frac{1.6 \times 2 \mu H \times 224 \text{mA}}{2.7 + 1} = 194 \text{ns}$ s ^ **'**out OUT  $K = \frac{2 \times L \times f_s \times I_{\text{OUT}}}{1.2 \times 1.3 \times 2.5} = \frac{2 \times 2 \times 1.3 \times 2.5}{1.2 \times 1.3 \times 2.5} = 0.00026$  $=$   $\frac{2 \times L \times f_s \times I_{\text{OUT}}}{V_{\text{OUT}} \times 1000} = \frac{2 \times 2 \times 1.3 \times 2.5}{50 \times 1000} =$  $\gamma_1 = 2.2 \sqrt{\frac{\text{K}}{4} \left[ \left( \frac{2 V_{\text{OUT}}}{V_{\text{INMMN}}} - 1 \right)^2 - 1 \right]} = 2.2 \sqrt{\frac{0.00026}{4} \left[ \left( \frac{2 \times 50}{2.7} - 1 \right)^2 \right]}$  $D_1 = 2.2 \sqrt{\frac{K}{4} \left[ \left( \frac{2V_{\text{OUT}}}{V_{\text{INMIN}}} - 1 \right)^2 - 1 \right]} = 2.2 \sqrt{\frac{0.00026}{4} \left[ \left( \frac{2 \times 50}{2.7} - 1 \right)^2 - 1 \right]}$  $= 0.639$  $I_2 = D_1 \frac{v_{IN}}{V}$ OUT **VIN,MIN**  $D_2 = D_1 \frac{V_{\text{IN}}}{V_{\text{IN}}} = 0.639 \times \frac{2.7}{5.0025} = 0.0365$  $= D_1 \frac{V_{\text{IN}}}{V_{\text{OUT}} - V_{\text{INMIN}}} = 0.639 \times \frac{2.7}{50 - 2.7} =$  $D_3 = 1 - D_1 - D_2 = 1 - 0.639 - 0.0365 = 0.325$  $D_3 \times t_s = 250$ ns  $> t_{\text{ReverseCurrent}} = 194$ ns

Second Consideration

$$
K_{\text{CRIT}} = D \times D^{\prime2} = \left(1 - \frac{V_{\text{IN,MIN}}}{V_{\text{OUT}}}\right) \times \left(\frac{V_{\text{IN,MIN}}}{V_{\text{OUT}}}\right)^2
$$
  
=  $\left(1 - \frac{2.7}{50}\right) \times \left(\frac{2.7}{50}\right)^2 = 0.00276$   

$$
L < \frac{K_{\text{CRIT,MIN}} \times V_{\text{OUT}} \times 1000}{2f_s \times I_{\text{OUT}}} = \frac{0.00276 \times 50 \times 1000}{2 \times 1.3 \times 2.5} = 21 \mu H
$$
  

$$
K_{\text{CRIT}} > K : 0.00276 > 0.00026.
$$

Third Consideration:

$$
I_{L,PEAK} = \frac{V_{IN,MIN} \times D_1}{L \times f_s} = \frac{2.7 \times 0.639}{2.0 \times 1.3} = 664 mA < 900 mA
$$

Make sure the inductor has at least 20% more capability than the saturation current

#### DIODE

$$
D_2
$$
 = diode conduction fraction of period = 0.0365

$$
I_{\text{DIODE,RMS}} > I_{\text{RMS}} = I_{\text{PK}} \sqrt{\frac{D_2}{3}} = 664 \times \sqrt{\frac{0.0365}{3}} = 73 \text{mA}
$$

Make sure diode average current rating is above this value

Output Capacitor

Choose 
$$
C_{OUT} = 0.1 \mu F
$$

$$
V_{\text{OUT,RIPPLE}} = \frac{I_{\text{APD}} \times (1 - D_2)}{f_s \times C_{\text{OUT}}}
$$

$$
= \frac{2.5 \times (1 - 0.0365)}{1.3 \times 0.1} \times 0.001 = 19 \text{mV}
$$

$$
= 0.04\% \text{ of } V_{\text{OUT}} = 0.1\%
$$

**Monitor Resistors** Select  $V_{MON1} = V_{MON2} = 0.5V < 2.5V$  $R_{MON1} = V_{MON1} / I_{MON1,MAX} = 0.5/0.25 = 2 k\Omega$  $R_{MON2} = V_{MON2} / I_{MON2, MAX} = 0.5/1.25 = 400 Ω$ **Input Capacitors** Choose  $C_{IN}$  = 10 $\mu$ F

# **PACKAGE INFORMATION**

**QFN-16 (3mmX3mm)** 



**TOP VIEW**



**BOTTOM VIEW**



**SIDE VIEW**

**PIN 1 ID OPTION A 0.30x45º TYP.**



**PIN 1 ID OPTION B**

**DETAIL A**



- **1) ALL DIMENSIONS ARE IN MILLIMETERS.**
- **2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.**
- 3) LEAD COPLANARITY SHALL BE0.10 MILLIMETER MAX
- **4) DRAWING CONFORMS TO JEDEC MO-220, VARIATION VEED-4.**
- **5) DRAWING IS NOT TO SCALE.**

#### **RECOMMENDED LAND PATTERN**