

OPA170 OPA2170 OPA4170 SBOS557A – AUGUST 2011 – REVISED SEPTEMBER 2011

# 36V, Single-Supply, SOT553, Low-Power OPERATIONAL AMPLIFIERS

Check for Samples: OPA170, OPA2170, OPA4170

# FEATURES

- Supply Range: +2.7V to +36V, ±1.35V to ±18V
- Low Noise: 19nV/√Hz
- RFI Filtered Inputs
- Input Range Includes the Negative Supply
- Input Range Operates to Positive Supply
- Rail-to-Rail Output
- Gain Bandwidth: 1.2MHz
- Low Quiescent Current: 110µA per Amplifier
- High Common-Mode Rejection: 120dB
- Low Bias Current: 15pA (max)
- Industry-Standard Packages:
  - 8-Pin SOIC
  - 8-Pin MSOP
  - 14-Pin TSSOP
- microPackages:
  - Single in 5-Pin SOT553
  - Dual in 8-Pin VSSOP

# **APPLICATIONS**

- Tracking Amplifier in Power Modules
- Merchant Power Supplies
- Transducer Amplifiers
- Bridge Amplifiers
- Temperature Measurements
- Strain Gauge Amplifiers
- Precision Integrators
- Battery-Powered Instruments
- Test Equipment

### **Product Family**

| DEVICE          | PACKAGE               |
|-----------------|-----------------------|
| OPA170 (single) | SOT553, SOT23-5, SO-8 |
| OPA2170 (dual)  | VSSOP-8, MSOP-8, SO-8 |
| OPA4170 (quad)  | TSSOP-14, SO-14       |

### DESCRIPTION

The OPA170, OPA2170 and OPA4170 (OPAx170) are a family of 36V, single-supply, low-noise operational amplifiers that feature micro packages with the ability to operate on supplies ranging from  $\pm 2.7V$  ( $\pm 1.35V$ ) to  $\pm 36V$  ( $\pm 18V$ ). They offer good offset, drift, and bandwidth with low quiescent current. The single, dual, and quad versions all have identical specifications for maximum design flexibility.

Unlike most op amps, which are specified at only one supply voltage, the OPAx170 family of op amps is specified from +2.7V to +36V. Input signals beyond the supply rails do not cause phase reversal. The OPAx170 family is stable with capacitive loads up to 300pF. The input can operate 100mV below the negative rail and within 2V of the positive rail for normal operation. Note that these devices can operate with full rail-to-rail input 100mV beyond the positive rail, but with reduced performance within 2V of the positive rail.

The OPA170 is available in SOT553, SOT23-5, and SO-8 packages. The dual OPA2170 comes in VSSOP-8, MSOP-8, and SO-8 packages. The quad OPA4170 is offered in TSSOP-14 and SO-14 packages. The OPAx170 op amps are specified from  $-40^{\circ}$ C to  $+125^{\circ}$ C.





Smallest Packaging for 36V Op Amps

#### SBOS557A-AUGUST 2011-REVISED SEPTEMBER 2011



OPA170 OPA2170 OPA4170

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| PACKAGE/ORDERING INFORMATION <sup>(1)</sup> |              |                       |                    |                 |                              |  |  |
|---------------------------------------------|--------------|-----------------------|--------------------|-----------------|------------------------------|--|--|
| PRODUCT                                     | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | PACKAGE<br>MARKING | ORDERING NUMBER | TRANSPORT MEDIA,<br>QUANTITY |  |  |
|                                             | 007552 5     |                       | DAO                | OPA170AIDRLT    | Tape and Reel, 250           |  |  |
|                                             | SOT553-5     | T553-5 DRL DAQ -      |                    | OPA170AIDRLR    | Tape and Reel, 4000          |  |  |
| OPA170                                      | SOT23-5      | DBV                   | OSVI               | OPA170AIDBVT    | Tape and Reel, 250           |  |  |
| OPATTO                                      | 50123-5      | DBV                   | 0311               | OPA170AIDBVR    | Tape and Reel, 3000          |  |  |
|                                             | SO 9         | D                     | 01704              | OPA170AID       | Rail, 75                     |  |  |
|                                             | SO-8 D 0170A |                       | OTTOA              | OPA170AIDR      | Tape and Reel, 2500          |  |  |
|                                             |              | DCK                   |                    | OPA2170AIDGK    | Rail, 80                     |  |  |
|                                             | MSOP-8       | DGK                   | OPNI               | OPA2170AIDGKR   | Tape and Reel, 2500          |  |  |
| 0040470                                     |              | DOLL                  | 0000               | OPA2170AIDCUT   | Tape and Reel, 250           |  |  |
| OPA2170                                     | VSSOP-8      | DCU                   | OPQC               | OPA2170AIDCUR   | Tape and Reel, 3000          |  |  |
|                                             | 00.0         | 5                     | 04704              | OPA2170AID      | Rail, 75                     |  |  |
|                                             | SO-8         | D                     | 2170A              | OPA2170AIDR     | Tape and Reel, 2500          |  |  |
|                                             | 60.44        | D                     | 0044470            | OPA4170AID      | Rail, 50                     |  |  |
| 0044470                                     | SO-14        | D                     | OPA4170            | OPA4170AIDR     | Tape and Reel, 2500          |  |  |
| OPA4170                                     |              |                       | OPA4170AIPW        | Rail, 90        |                              |  |  |
|                                             | TSSOP-14     | PW                    | OPA4170            | OPA4170AIPWR    | Tape and Reel, 2000          |  |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

Over operating free-air temperature range, unless otherwise noted.

|                                     |                            | OPA170, OPA2170, OPA4170 | UNIT |
|-------------------------------------|----------------------------|--------------------------|------|
| Supply voltage                      |                            | ±20, +40 (single supply) | V    |
| Circul input terminals Voltage      |                            | (V–) – 0.5 to (V+) + 0.5 | V    |
| Signal input terminals Current      |                            | ±10                      | mA   |
| Output short circuit <sup>(2)</sup> |                            | Continuous               |      |
| Operating temperature               |                            | –55 to +150              | °C   |
| Storage temperature                 |                            | –65 to +150              | °C   |
| Junction temperature                |                            | +150                     | °C   |
| Human body model (HBM)              |                            | 4                        | kV   |
| ESD ratings                         | Charged device model (CDM) | 750                      | V    |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

(2) Short-circuit to ground, one amplifier per package.

# **ELECTRICAL CHARACTERISTICS**

**Boldface** limits apply over the specified temperature range,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$ . At  $T_A = +25^{\circ}C$ ,  $V_{CM} = V_{OUT} = V_S/2$ , and  $R_L = 10k\Omega$  connected to  $V_S/2$ , unless otherwise noted.

|                                                  |                      |                                                                                     | OPA170, O   | PA2170, OP   | A4170             |                         |
|--------------------------------------------------|----------------------|-------------------------------------------------------------------------------------|-------------|--------------|-------------------|-------------------------|
| PARAMETER                                        |                      | TEST CONDITIONS                                                                     | MIN TYP     |              |                   | UNIT                    |
| OFFSET VOLTAGE                                   |                      |                                                                                     |             |              |                   |                         |
| Input offset voltage                             | V <sub>OS</sub>      |                                                                                     |             | 0.25         | ±1.8              | mV                      |
| Over temperature                                 |                      |                                                                                     |             |              | ±2                | mV                      |
| Drift                                            | dV <sub>os</sub> /dT |                                                                                     |             | ±0.3         | ±2                | μ <b>V/°C</b>           |
| vs power supply                                  | PSRR                 | V <sub>S</sub> = +4V to +36V                                                        |             | 1            | ±5                | μ <b>V/V</b>            |
| Channel separation, dc                           |                      | dc                                                                                  |             | 5            |                   | μV/V                    |
| INPUT BIAS CURRENT                               |                      |                                                                                     |             |              |                   |                         |
| Input bias current                               | I <sub>B</sub>       |                                                                                     |             | ±8           | ±15               | pА                      |
| Over temperature                                 |                      |                                                                                     |             |              | ±3.5              | nA                      |
| Input offset current                             | I <sub>OS</sub>      |                                                                                     |             | ±4           | ±15               | pА                      |
| Over temperature                                 |                      |                                                                                     |             |              | ±3.5              | nA                      |
| NOISE                                            |                      |                                                                                     |             |              |                   |                         |
| Input voltage noise                              |                      | f = 0.1Hz to 10Hz                                                                   |             | 2            |                   | μV <sub>PP</sub>        |
|                                                  |                      | f = 100Hz                                                                           |             | 22           |                   | nV/√Hz                  |
| Input voltage noise density                      | e <sub>n</sub>       | f = 1kHz                                                                            |             | 19           |                   | nV/√Hz                  |
| INPUT VOLTAGE                                    |                      |                                                                                     |             |              |                   |                         |
| Common-mode voltage range <sup>(1)</sup>         | V <sub>CM</sub>      |                                                                                     | (V–) – 0.1V |              | (V+) – 2V         | V                       |
|                                                  |                      | $V_{S} = \pm 2V, (V-) - 0.1V < V_{CM} < (V+) - 2V$                                  | 90          | 104          |                   | dB                      |
| Common-mode rejection ratio                      | CMRR                 | $V_{S} = \pm 18V, (V_{-}) - 0.1V < V_{CM} < (V_{+}) - 2V$                           | 104         | 120          |                   | dB                      |
| INPUT IMPEDANCE                                  |                      |                                                                                     |             |              |                   |                         |
| Differential                                     |                      |                                                                                     |             | 100    3     |                   | MΩ    pF                |
| Common-mode                                      |                      |                                                                                     |             | 6    3       |                   | 10 <sup>12</sup> Ω    p |
| OPEN-LOOP GAIN                                   |                      |                                                                                     |             | •    •       |                   | 10 11 11 1              |
|                                                  |                      | $V_{0} = \pm 4V \text{ to } \pm 36V (V_{-}) \pm 0.35V \le V_{0} \le (V_{+}) - 1000$ |             |              |                   |                         |
| Open-loop voltage gain                           | A <sub>OL</sub>      | $\rm V_{S}$ = +4V to +36V, (V–) + 0.35V < V_{O} < (V+) – 0.35V                      | 110         | 130          |                   | dB                      |
| FREQUENCY RESPONSE                               |                      |                                                                                     |             |              |                   |                         |
| Gain bandwidth product                           | GBP                  |                                                                                     |             | 1.2          |                   | MHz                     |
| Slew rate                                        | SR                   | G = +1                                                                              |             | 0.4          |                   | V/µs                    |
| <b>0</b>                                         |                      | To 0.1%, V <sub>S</sub> = ±18V, G = +1, 10V step                                    |             | 20           |                   | μs                      |
| Settling time                                    | t <sub>S</sub>       | To 0.01% (12 bit), V <sub>S</sub> = ±18V, G = +1, 10V step                          |             | 28           |                   | μs                      |
| Overload recovery time                           |                      | V <sub>IN</sub> × Gain > V <sub>S</sub>                                             |             | 2            |                   | μs                      |
| Total harmonic distortion + noise                | THD+N                | $G = +1$ , $f = 1$ kHz, $V_O = 3V_{RMS}$                                            |             | 0.0002       |                   | %                       |
| OUTPUT                                           |                      |                                                                                     |             |              |                   |                         |
| Voltage output swing from rail                   | ٧o                   |                                                                                     |             |              |                   |                         |
|                                                  |                      | $I_{L} = 0mA, V_{S} = +4V \text{ to } +36V$                                         | 10          |              |                   | mV                      |
| Positive rail                                    |                      | $I_{\rm L}$ sourcing 1mA, $V_{\rm S}$ = +4V to +36V                                 | 115         |              |                   | mV                      |
|                                                  |                      | $I_L = 0$ mA, $V_S = +4V$ to +36V                                                   |             |              | 8                 | mV                      |
| Negative Rail                                    |                      | $I_L$ sinking 1mA, $V_S = +4V$ to +36V                                              |             |              | 70                | mV                      |
|                                                  |                      | $V_{\rm S} = 5V, R_{\rm L} = 10k\Omega$                                             | (V–) + 0.03 |              | (V+) – 0.05       | V                       |
| Over temperature                                 |                      | $R_{L} = 10k\Omega, A_{OL} \ge 110dB$                                               | (V–) + 0.35 |              | (V+) - 0.35       | v                       |
| Short-circuit current                            | I <sub>SC</sub>      |                                                                                     | (. , . 0.00 | +17/-20      | (, 0.00           | mA                      |
| Capacitive load drive                            | CLOAD                |                                                                                     | See Tunic   | al Character | istics            | pF                      |
| Open-loop output resistance                      | R <sub>O</sub>       | $f = 1MHz$ , $I_O = 0A$                                                             | Jee Typic   | 900          | 10100             | ρι<br>Ω                 |
| POWER SUPPLY                                     | 1.0                  | i – IIVII 12, 10 – 0A                                                               |             | 300          |                   | 22                      |
|                                                  |                      |                                                                                     | . 2 7       |              | 100               |                         |
| Specified voltage range                          | Vs                   |                                                                                     | +2.7        | 440          | +36               | V                       |
| Quiescent current per amplifier Over temperature | Ι <sub>Q</sub>       | I <sub>O</sub> = 0A<br>I <sub>O</sub> = 0A                                          |             | 110          | 145<br><b>155</b> | μA                      |
|                                                  |                      |                                                                                     |             |              |                   | μΑ                      |

(1) The input range can be extended beyond (V+) - 2V up to V+. See the Typical Characteristics and Application Information sections for additional information.

SBOS557A-AUGUST 2011-REVISED SEPTEMBER 2011

## ELECTRICAL CHARACTERISTICS (continued)

**Boldface** limits apply over the specified temperature range,  $T_A = -40^{\circ}C$  to +125°C. At  $T_A = +25^{\circ}C$ ,  $V_{CM} = V_{OUT} = V_S/2$ , and  $R_L = 10k\Omega$  connected to  $V_S/2$ , unless otherwise noted.

|                 |                 | OPA170, OI | PA2170, OPA4 | 170  |    |
|-----------------|-----------------|------------|--------------|------|----|
| PARAMETER       | TEST CONDITIONS | MIN        | TYP          | MAX  |    |
| TEMPERATURE     |                 |            |              |      |    |
| Specified range |                 | -40        |              | +125 | °C |
| Operating range |                 | -55        |              | +150 | °C |

### **THERMAL INFORMATION: OPA170**

|                       |                                              |        | OPA170      |              |       |  |  |  |
|-----------------------|----------------------------------------------|--------|-------------|--------------|-------|--|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SO) | DBV (SOT23) | DRL (SOT553) | UNITS |  |  |  |
|                       |                                              | 8 PINS | 5 PINS      | 5 PINS       |       |  |  |  |
| $\theta_{JA}$         | Junction-to-ambient thermal resistance       | 149.5  | 245.8       | 208.1        |       |  |  |  |
| θ <sub>JC(top)</sub>  | Junction-to-case(top) thermal resistance     | 97.9   | 133.9       | 0.1          |       |  |  |  |
| $\theta_{JB}$         | Junction-to-board thermal resistance         | 87.7   | 83.6        | 42.4         | *0.44 |  |  |  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 35.5   | 18.2        | 0.5          | °C/W  |  |  |  |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 89.5   | 83.1        | 42.2         | 1     |  |  |  |
| $\theta_{JC(bottom)}$ | Junction-to-case(bottom) thermal resistance  | N/A    | N/A         | N/A          |       |  |  |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### **THERMAL INFORMATION: OPA2170**

|                       | THERMAL METRIC <sup>(1)</sup>                | D (SO) | DCU (VSSOP) | DGK (MSOP) | UNITS |
|-----------------------|----------------------------------------------|--------|-------------|------------|-------|
|                       |                                              | 8 PINS | 8 PINS      | 8 PINS     |       |
| $\theta_{JA}$         | Junction-to-ambient thermal resistance       | 134.3  | 175.2       | 180        |       |
| $\theta_{JC(top)}$    | Junction-to-case(top) thermal resistance     | 72.1   | 74.9        | 55         |       |
| $\theta_{JB}$         | Junction-to-board thermal resistance         | 60.6   | 22.2        | 130        | *OAN/ |
| $\psi_{JT}$           | Junction-to-top characterization parameter   | 18.2   | 1.6         | 5.3        | °C/W  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 53.8   | 22.8        | 120        |       |
| $\theta_{JC(bottom)}$ | Junction-to-case(bottom) thermal resistance  | N/A    | N/A         | N/A        |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

# **THERMAL INFORMATION: OPA4170**

|                       |                                              | OP      | OPA4170    |       |  |  |
|-----------------------|----------------------------------------------|---------|------------|-------|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SO)  | PW (TSSOP) | UNITS |  |  |
|                       |                                              | 14 PINS | 14 PINS    |       |  |  |
| $\theta_{JA}$         | Junction-to-ambient thermal resistance       | 93.2    | 106.9      |       |  |  |
| $\theta_{JC(top)}$    | Junction-to-case(top) thermal resistance     | 51.8    | 24.4       |       |  |  |
| $\theta_{JB}$         | Junction-to-board thermal resistance         | 49.4    | 59.3       | °C/W  |  |  |
| Ψյт                   | Junction-to-top characterization parameter   | 13.5    | 0.6        | C/VV  |  |  |
| $\psi_{JB}$           | Junction-to-board characterization parameter | 42.2    | 54.3       |       |  |  |
| $\theta_{JC(bottom)}$ | Junction-to-case(bottom) thermal resistance  | N/A     | N/A        |       |  |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

**OPA170** OPA2170 **OPA4170** SBOS557A - AUGUST 2011 - REVISED SEPTEMBER 2011

8

7

6

5

14

13

12

11 V–

10

9

8

V+

OUT B

–IN B

+IN B

OUT D

–IN D

+IN D

+IN C

–IN C

OUT C

### **PIN CONFIGURATIONS**



(1) No internal connection.

# **TYPICAL CHARACTERISTICS**

# TABLE OF GRAPHS

### Table 1. Characteristic Performance Measurements

| DESCRIPTION                                                   | FIGURE               |
|---------------------------------------------------------------|----------------------|
| Offset Voltage Production Distribution                        | Figure 1             |
| Offset Voltage Drift Distribution                             | Figure 2             |
| Offset Voltage vs Temperature                                 | Figure 3             |
| Offset Voltage vs Common-Mode Voltage                         | Figure 4             |
| Offset Voltage vs Common-Mode Voltage (Upper Stage)           | Figure 5             |
| Offset Voltage vs Power Supply                                | Figure 6             |
| I <sub>B</sub> and I <sub>OS</sub> vs Common-Mode Voltage     | Figure 7             |
| Input Bias Current vs Temperature                             | Figure 8             |
| Output Voltage Swing vs Output Current (Maximum Supply)       | Figure 9             |
| CMRR and PSRR vs Frequency (Referred-to Input)                | Figure 10            |
| CMRR vs Temperature                                           | Figure 11            |
| PSRR vs Temperature                                           | Figure 12            |
| 0.1Hz to 10Hz Noise                                           | Figure 13            |
| Input Voltage Noise Spectral Density vs Frequency             | Figure 14            |
| THD+N Ratio vs Frequency                                      | Figure 15            |
| THD+N vs Output Amplitude                                     | Figure 16            |
| Quiescent Current vs Temperature                              | Figure 17            |
| Quiescent Current vs Supply Voltage                           | Figure 18            |
| Open-Loop Gain and Phase vs Frequency                         | Figure 19            |
| Closed-Loop Gain vs Frequency                                 | Figure 20            |
| Open-Loop Gain vs Temperature                                 | Figure 21            |
| Open-Loop Output Impedance vs Frequency                       | Figure 22            |
| Small-Signal Overshoot vs Capacitive Load (100mV Output Step) | Figure 23, Figure 24 |
| No Phase Reversal                                             | Figure 25            |
| Positive Overload Recovery                                    | Figure 26            |
| Negative Overload Recovery                                    | Figure 27            |
| Small-Signal Step Response (100mV)                            | Figure 28, Figure 29 |
| Large-Signal Step Response                                    | Figure 30, Figure 31 |
| Large-Signal Settling Time (10V Positive Step)                | Figure 32            |
| Large-Signal Settling Time (10V Negative Step)                | Figure 33            |
| Short-Circuit Current vs Temperature                          | Figure 34            |
| Maximum Output Voltage vs Frequency                           | Figure 35            |
| EMIRR IN+ vs Frequency                                        | Figure 36            |

OPA2170 OPA4170 SBOS557A – AUGUST 2011–REVISED SEPTEMBER 2011

**OPA170** 



## **OPA170 OPA2170 OPA4170** SBOS557A-AUGUST 2011-REVISED SEPTEMBER 2011

 $V_S = \pm 18V$ ,  $V_{CM} = V_S/2$ ,  $R_{LOAD} = 10k\Omega$  connected to  $V_S/2$ , and  $C_L = 100pF$ , unless otherwise noted. I<sub>B</sub> AND I<sub>OS</sub> vs COMMON-MODE VOLTAGE **INPUT BIAS CURRENT vs TEMPERATURE** 12 2000  $I_{B+}$  $I_{B-}$ 10 1500  $+I_B$ l<sub>os</sub> Input Bias Current (pA) 8 1000 I<sub>B</sub> and I<sub>OS</sub> (pA) 500 6 los 4 0 –I<sub>B</sub> 2 -500 = 16.1V  $V_{CM}$ –18.1V V<sub>CM</sub> 0 -1000 -20 -15 -10 -5 0 5 10 15 20 50 -75 -50 -25 0 25 75 V<sub>CM</sub> (V) G007 Temperature (°C) Figure 7. Figure 8. **OUTPUT VOLTAGE SWING vs OUTPUT CURRENT** CMRR AND PSRR vs FREQUENCY (Maximum Supply) (Referred-to Input) 18 140 17 120 16









Figure 10.



Figure 12.

100 125 150

G008



# **TYPICAL CHARACTERISTICS (continued)**

OPA2170 OPA4170

**OPA170** 



## OPA170 OPA2170 OPA4170 SBOS557A – AUGUST 2011 – REVISED SEPTEMBER 2011



#### Figure 19.





SMALL-SIGNAL OVERSHOOT vs CAPACITIVE LOAD (100mV Output Step)





#### Figure 20.

**OPEN-LOOP OUTPUT IMPEDANCE vs FREQUENCY** 



SMALL-SIGNAL OVERSHOOT vs CAPACITIVE LOAD (100mV Output Step)



### **TYPICAL CHARACTERISTICS (continued)**

 $V_{s} = \pm 18V$ ,  $V_{CM} = V_{s}/2$ ,  $R_{LOAD} = 10k\Omega$  connected to  $V_{s}/2$ , and  $C_{L} = 100pF$ , unless otherwise noted.

OPA2170 OPA4170 SBOS557A - AUGUST 2011 - REVISED SEPTEMBER 2011

**OPA170** 

 $V_{IN}$ 

- V<sub>OUT</sub>

G026



Figure 25.







Figure 29.

Figure 26.

SMALL-SIGNAL STEP RESPONSE (100mV)







LARGE-SIGNAL STEP RESPONSE

Figure 30.

# **TYPICAL CHARACTERISTICS (continued)**

 $V_{s} = \pm 18V$ ,  $V_{CM} = V_{s}/2$ ,  $R_{LOAD} = 10k\Omega$  connected to  $V_{s}/2$ , and  $C_{L} = 100pF$ , unless otherwise noted.



#### Figure 31.





Figure 33.





Figure 35.



SHORT-CIRCUIT CURRENT vs TEMPERATURE







EMIRR IN+ vs FREQUENCY

### **APPLICATION INFORMATION**

The OPAx170 family of operational amplifiers provides high overall performance. These devices are ideal for many general-purpose applications. The excellent offset drift of only  $2\mu V/^{\circ}C$  provides excellent stability over the entire temperature range. In addition, the device offers very good overall performance with high CMRR, PSRR, and A<sub>OL</sub>. As with all amplifiers, applications with noisy or high-impedance power supplies require decoupling capacitors placed close to the device pins. In most cases,  $0.1\mu$ F capacitors are adequate.

### **OPERATING CHARACTERISTICS**

The OPAx170 family of amplifiers is specified for operation from 2.7V to  $36V (\pm 1.35V \text{ to } \pm 18V)$ . Many of the specifications apply from  $-40^{\circ}$ C to  $\pm 125^{\circ}$ C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the Typical Characteristics.

### GENERAL LAYOUT GUIDELINES

For best operational performance of the device, good printed circuit board (PCB) layout practices are recommended. Low-loss,  $0.1\mu$ F bypass capacitors should be connected between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable to single-supply applications.

### **COMMON-MODE VOLTAGE RANGE**

The input common-mode voltage range of the OPAx170 series extends 100mV below the negative rail and within 2V of the positive rail for normal operation.

This device can operate with full rail-to-rail input 100mV beyond the positive rail, but with reduced performance within 2V of the positive rail. The typical performance in this range is summarized in Table 2.

### PHASE-REVERSAL PROTECTION

The OPAx170 family has an internal phase-reversal protection. Many op amps exhibit a phase reversal when the input is driven beyond its linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The input of the OPAx170 prevents phase reversal with excessive common-mode voltage. Instead, the output limits into the appropriate rail. This performance is shown in Figure 37.



Figure 37. No Phase Reversal

| PARAMETER                 | MIN      | TYP | MAX        | UNIT          |  |  |
|---------------------------|----------|-----|------------|---------------|--|--|
| Input Common-Mode Voltage | (V+) – 2 |     | (V+) + 0.1 | V             |  |  |
| Offset voltage            |          | 7   |            | mV            |  |  |
| vs Temperature            |          | 12  |            | μ <b>٧/°C</b> |  |  |
| Common-mode rejection     |          | 65  |            | dB            |  |  |
| Open-loop gain            |          | 60  |            | dB            |  |  |
| Gain-bandwidth product    |          | 0.3 |            | MHz           |  |  |
| Slew rate                 |          | 0.3 |            | V/µs          |  |  |

### Table 2. Typical Performance Range

SBOS557A-AUGUST 2011-REVISED SEPTEMBER 2011

### CAPACITIVE LOAD AND STABILITY

The dynamic characteristics of the OPAx170 have been optimized for common operating conditions. The combination of low closed-loop gain and high capacitive loads decreases the phase margin of the amplifier and can lead to gain peaking or oscillations. As a result, heavier capacitive loads must be isolated from the output. The simplest way to achieve this isolation is to add a small resistor (for example, ROUT equal to  $50\Omega$ ) in series with the output. Figure 38 and Figure 39 illustrate graphs of small-signal overshoot versus capacitive load for several values of ROUT. Also, refer to Applications Bulletin AB-028, Feedback Plots Define Op Amp AC Performance (literature number SBOA015, available for download from the TI website), for details of analysis techniques and application circuits.



Figure 38. Small-Signal Overshoot versus Capacitive Load (100mV Output Step, G = +1)



Figure 39. Small-Signal Overshoot versus Capacitive Load (100mV Output Step, G = -1)

### ELECTRICAL OVERSTRESS

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

These ESD protection diodes also provide in-circuit, input overdrive protection, as long as the current is limited to 10mA as stated in the Absolute Maximum Ratings. Figure 40 shows how a series input resistor may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and its value should be kept to a minimum in noise-sensitive applications.



Figure 40. Input Current Protection

An ESD event produces a short duration, high-voltage pulse that is transformed into a short duration, high-current pulse as it discharges through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent it from being damaged. The energy absorbed by the protection circuitry is then dissipated as heat.

When the operational amplifier connects into a circuit, the ESD protection components are intended to remain inactive and not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. Should this condition occur, there is a risk that some of the internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through ESD cells and rarely involves the absorption device.

If there is an uncertainty about the ability of the supply to absorb this current, external zener diodes may be added to the supply pins. The zener voltage must be selected such that the diode does not turn on during normal operation. However, its zener voltage should be low enough so that the zener diode conducts if the supply pin begins to rise above the safe operating supply voltage level.

3-Oct-2011

## PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| OPA170AID        | ACTIVE                | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| OPA170AIDBVR     | ACTIVE                | SOT-23       | DBV                | 5    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| OPA170AIDBVT     | ACTIVE                | SOT-23       | DBV                | 5    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| OPA170AIDR       | ACTIVE                | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| OPA170AIDRLR     | PREVIEW               | SOT          | DRL                | 5    | 4000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| OPA170AIDRLT     | PREVIEW               | SOT          | DRL                | 5    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| OPA2170AIDGK     | PREVIEW               | MSOP         | DGK                | 8    | 80          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| OPA2170AIDGKR    | PREVIEW               | MSOP         | DGK                | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| OPA4170AID       | ACTIVE                | SOIC         | D                  | 14   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA4170AIDR      | ACTIVE                | SOIC         | D                  | 14   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA4170AIPW      | PREVIEW               | TSSOP        | PW                 | 14   | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| OPA4170AIPWR     | PREVIEW               | TSSOP        | PW                 | 14   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |

# PACKAGE OPTION ADDENDUM

3-Oct-2011

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

1-Oct-2011

# TAPE AND REEL INFORMATION

REEL DIMENSIONS





TAPE AND REEL INFORMATION

TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA170AIDBVR                | SOT-23          | DBV                | 5  | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA170AIDBVT                | SOT-23          | DBV                | 5  | 250  | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA170AIDR                  | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA4170AIDR                 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

# PACKAGE MATERIALS INFORMATION

1-Oct-2011



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA170AIDBVR | SOT-23       | DBV             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| OPA170AIDBVT | SOT-23       | DBV             | 5    | 250  | 202.0       | 201.0      | 28.0        |
| OPA170AIDR   | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |
| OPA4170AIDR  | SOIC         | D               | 14   | 2500 | 346.0       | 346.0      | 33.0        |

DBV (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: Α. All linear dimensions are in millimeters.

- Β. This drawing is subject to change without notice.
- C. Body dimensions do not include mold fla D. Falls within JEDEC MO-178 Variation AA. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.

DBV (R-PDSO-G5)

PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.

DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



Α. All linear dimensions are in millimeters.

Β. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.

DRL (R-PDSO-N5)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
 B. This drawing is subject to change without notice.

 Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.
 D. JEDEC package registration is pending. D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.

# D (R-PDSO-G14) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) 14x0,55 -12x1,27 12x1,27 14x1,95 4,80 4,80

Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 Example 2,00 Solder Mask Opening (See Note E) 0,07 All Around 4211283-3/D 06/11

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.