#### SLUS851D –OCTOBER 2008 –REVISED OCTOBER 2014

# **TPS54231 2-A, 28-V Input, Step-Down DC-DC Converter With Eco-mode™**

- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- <span id="page-0-6"></span><span id="page-0-4"></span>[\(www.TI.com/WEBENCH](http://www.TI.com/WEBENCH)) performance.

- **PART CONSUMER Applications such as Set-Top Boxes,** CPE Equipment, LCD Displays, Peripherals, and
- <span id="page-0-0"></span>Industrial and Car Audio Power Supplies
- 5-V, 12-V and 24-V Distributed Power Systems

### <span id="page-0-3"></span>**4 Simplified Schematic**



# <span id="page-0-5"></span><span id="page-0-1"></span>**1 Features 3 Description**

3.5- to 28-V Input Voltage Range The TPS54231 device is a 2-V, 2-A non-synchronous  $\begin{array}{ll}\n\text{b.5:} & \text{to 2c.} & \text{m.} & \text{on.} \\
\text{b.6:} & \text{to 2c.} & \text{m.} & \text{on.} \\
\text{d.7:} & \text{to 8:} & \text{on.} \\
\text{d.8:} & \text{in.} & \text{on.} \\
\text{d.9:} & \text{in.} & \text{on.} \\
\text{d.9:} & \text{in.} & \text{on.} \\
\text{d.0:} & \text{in.} & \text{on.} \\
\text{d.1:} & \text{in.} & \text{on.} \\
\text{d.1$ • Integrated 80-mΩ High-Side MOSFET Supports pulse skipping Eco-mode™ feature is automatically activated. Furthermore, the 1-µA shutdown supply High Efficiency at Light Loads with a Pulse **•** current allows the device to be used in battery **Fight Loads with a Pulse •** Powered applications. Current mode control with Skipping Eco-mode™ internal slope compensations. Current mode control with<br>Fixed 570-kHz Switching Frequency internal slope compensation simplifies the external<br>Typical 1-µA Shutdown Quiescent Current count while allowing count while allowing the use of ceramic output Adjustable Slow-Start Limits Inrush Currents capacitors. A resistor divider programs the hysteresis<br>of the input undervoltage lockout. An overvoltage Programmable UVLO Threshold<br>transient protection circuit limits voltage overshoots<br>during startup and transient conditions. A cycle-byduring startup and transient conditions. A cycle-by-• Cycle-by-Cycle Current Limit, Frequency Fold cycle current limit scheme, frequency fold back and Back and Thermal Shutdown Protection thermal shutdown protect the device and the load in<br>Available in Feau to Use SOIC8 Registers the event of an overload condition. The TPS54231 Available in Easy-to-Use SOIC8 Package<br>device is available in an 8-pin SOIC package that has<br>been internally optimized to improve thermal been internally optimized to improve thermal

#### <span id="page-0-2"></span>**Device Information[\(1\)](#page-0-0) 2 Applications**



Battery Chargers<br>
Industrial and Car Audio Power Supplies<br>
the end of the datasheet.



**Efficiency**

# **Table of Contents**





# <span id="page-1-0"></span>**5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





# <span id="page-3-0"></span>**6 Pin Configuration and Functions**



#### **Pin Functions**



# <span id="page-4-0"></span>**7 Specifications**

# <span id="page-4-1"></span>**7.1 Absolute Maximum Ratings(1)**

over operating free-air temperature range (unless otherwise noted)

<span id="page-4-5"></span>

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## <span id="page-4-2"></span>**7.2 Handling Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### <span id="page-4-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



### <span id="page-4-4"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).

SLUS851D –OCTOBER 2008–REVISED OCTOBER 2014

### <span id="page-5-0"></span>**7.5 Electrical Characteristics**

 $T_J = -40^{\circ}$ C to 150 $^{\circ}$ C, VIN = 3.5 to 28 V (unless otherwise noted)



<span id="page-5-2"></span>(1) Specified by design.

# <span id="page-5-1"></span>**7.6 Switching Characteristics**

 $T_J = -40^{\circ}$ C to 150 $^{\circ}$ C, VIN = 3.5 to 28 V (unless otherwise noted)



(1) Specified by design.

# **7.7 Typical Characteristics**

<span id="page-6-0"></span>

# **Typical Characteristics (continued)**



# <span id="page-8-0"></span>**8 Detailed Description**

#### <span id="page-8-1"></span>**8.1 Overview**

The TPS54231 device is a 28-V, 2-A, step-down (buck) converter with an integrated high-side n-channel MOSFET. To improve performance during line and load transients, the device implements a constant-frequency, current mode control which reduces output capacitance and simplifies external frequency compensation design. The TPS54231 device has a pre-set switching frequency of 570 kHz.

The TPS54231 device requires a minimum input voltage of 3.5 V for normal operation. The EN pin has an internal pullup current source that can be used to adjust the input-voltage undervoltage lockout (UVLO) with two external resistors. In addition, the pullup current provides a default condition when the EN pin is floating for the device to operate. The operating current is 75 μA (typical) when not switching and under no load. When the device is disabled, the supply current is 1 μA (typical).

The integrated 80-mΩ high-side MOSFET allows for high-efficiency power-supply designs with continuous output currents up to 2 A.

The TPS54231 device reduces the external component count by integrating the boot recharge diode. The bias voltage for the integrated high-side MOSFET is supplied by an external capacitor on the BOOT to PH pin. The boot capacitor voltage is monitored by an UVLO circuit and turns the high-side MOSFET off when the voltage falls below a preset threshold of 2.1 V (typical). The output voltage can be stepped down to as low as the reference voltage.

By adding an external capacitor, the slow-start time of the TPS54231 device can be adjustable which enables flexible output filter selection.

To improve the efficiency at light load conditions, the TPS54231 device enters a special pulse skipping Ecomode when the peak inductor current drops below 100 mA (typical).

The frequency foldback reduces the switching frequency during startup and overcurrent conditions to help control the inductor current. The thermal shut down provides the additional protection under fault conditions.

**[TPS54231](http://www.ti.com/product/tps54231?qgpn=tps54231)** SLUS851D –OCTOBER 2008–REVISED OCTOBER 2014

## <span id="page-9-0"></span>**8.2 Functional Block Diagram**



### <span id="page-9-1"></span>**8.3 Feature Description**

#### **8.3.1 Fixed-Frequency PWM Control**

The TPS54231 device uses a fixed-frequency, peak-current mode control. The internal switching frequency of the TPS54231 device is fixed at 570 kHz.

#### **8.3.2 Voltage Reference (Vref)**

The voltage reference system produces a  $\pm 2\%$  initial accuracy voltage reference ( $\pm 3.5\%$  over temperature) by scaling the output of a temperature-stable bandgap circuit. The typical voltage reference is designed at 0.8 V.

#### **8.3.3 Bootstrap Voltage (BOOT)**

The TPS54231 device has an integrated boot regulator and requires a 0.1-μF ceramic capacitor between the BOOT and PH pins to provide the gate-drive voltage for the high-side MOSFET. A ceramic capacitor with an X7R- or X5R-grade dielectric is recommended because of the stable characteristics over temperature and voltage. To improve drop out, the TPS54231 device is designed to operate at 100% duty cycle as long as the BOOT-to-PH pin voltage is greater than 2.1 V (typical).

#### **8.3.4 Enable and Adjustable Input Undervoltage Lockout (VIN UVLO)**

The EN pin has an internal pullup current-source that provides the default condition of the device while operating when the EN pin floats.

#### **Feature Description (continued)**

The TPS54231 device is disabled when the VIN pin voltage falls below internal VIN UVLO threshold. Using an external VIN UVLO to add hysteresis is recommended unless the VIN voltage is greater than  $(V_{OUT} + 2 V)$ . To adjust the VIN UVLO with hysteresis, use the external circuitry connected to the EN pin as shown in [Figure 9.](#page-10-0) When the EN pin voltage exceeds 1.25 V, an additional 3 μA of hysteresis is added. Use [Equation 1](#page-10-1) and [Equation 2](#page-10-2) to calculate the resistor values required for the desired VIN UVLO threshold voltages. The  $V<sub>STOP</sub>$ threshold should always be greater than 3.5 V.



**Figure 9. Adjustable Input Undervoltage Lockout**

<span id="page-10-1"></span><span id="page-10-0"></span>
$$
Ren1 = \frac{V_{START} - V_{STOP}}{3 \mu A}
$$

where

- $V_{\text{START}}$  is the input start threshold voltage
- $V<sub>STOP</sub>$  is the input stop threshold voltage (1)  $(1)$

<span id="page-10-2"></span>
$$
Ren2 = \frac{V_{EN}}{\frac{V_{START} - V_{EN}}{Ren1} + 1 \mu A}
$$

where

•  $V_{EN}$  is the enable threshold voltage of 1.25 V (2)

#### **8.3.5 Programmable Slow Start Using SS Pin**

Programming the slow-start time externally is highly recommended because no slow-start time is implemented internally. The TPS54231 device effectively uses the lower voltage of the internal voltage reference or the SS pin voltage as the reference voltage of the power supply that is fed into the error amplifier and regulates the output accordingly. A capacitor  $(C_{SS})$  on the SS pin to ground implements a slow-start time. The TPS54231 device has an internal pullup current-source of 2 μA that charges the external slow-start capacitor. Use [Equation 3](#page-10-3) to calculate the for the slow-start time (10% to 90%).

<span id="page-10-3"></span>
$$
T_{SS}\left(ms\right)=\frac{C_{SS}\left(nF\right)\times V_{ref}\left(V\right)}{I_{SS}\left(\mu A\right)}
$$

where

• 
$$
V_{ref} = 0.8 V
$$
  
•  $I_{SS} = 2 \mu A$  (3)

The slow-start time should be set between 1 ms to 10 ms to ensure good startup behavior. The value of the slow-start capacitor should not exceed 27 nF.

During normal operation, the TPS54231 device stops switching If during normal operation, the input voltage drops below the VIN UVLO threshold, the EN pin is pulled below 1.25 V, or a thermal shutdown event occurs.

### **Feature Description (continued)**

#### **8.3.6 Error Amplifier**

The TPS54231 device has a transconductance amplifier for the error amplifier. The error amplifier compares the VSENSE voltage to the internal effective voltage reference presented at the input of the error amplifier. The transconductance of the error amplifier is 92 μA/V during normal operation. Frequency compensation components are connected between the COMP pin and ground.

#### **8.3.7 Slope Compensation**

To prevent the sub-harmonic oscillations when operating the device at duty cycles greater than 50%, the TPS54231 device adds a built-in slope compensation which is a compensating ramp to the switch-current signal.

#### **8.3.8 Current-Mode Compensation Design**

To simplify design efforts using the TPS54231 device, the typical designs for common applications are listed in [Table 1.](#page-11-0) For designs using ceramic output capacitors, proper derating of ceramic output capacitance is recommended when performing the stability analysis because the actual ceramic capacitance drops considerably from the nominal value when the applied voltage increases. See the *[Detailed Design Procedure](#page-14-0)* section for the detailed guidelines or use the WEBENCH Software tool ([www.TI.com/WEBENCH\)](http://www.TI.com/WEBENCH).

<span id="page-11-0"></span>

#### **Table 1. Typical Designs (Refer to the** *[Simplified Schematic](#page-0-3)***)**

### **8.3.9 Overcurrent Protection and Frequency Shift**

The TPS54231 device implements current mode control that uses the COMP pin voltage to turn off the high-side MOSFET on a cycle-by-cycle basis. During each cycle the switch current and the COMP pin voltage are compared. When the peak inductor current intersects the COMP pin voltage, the high-side switch is turned off. During overcurrent conditions that pull the output voltage low, the error amplifier responds by driving the COMP pin high, causing the switch current to increase. The COMP pin has a maximum clamp internally, which limit the output current.

<span id="page-11-1"></span>The TPS54231 device provides robust protection during short circuits. Overcurrent runaway in possible in the output inductor during a short circuit at the output. The TPS54231 device solves this issue by increasing the off time during short-circuit conditions by lowering the switching frequency. The switching frequency is divided by 1, 2, 4, and 8 as the voltage ramps from 0 to 0.8 V on VSENSE pin. The relationship between the switching frequency and the VSENSE pin voltage is listed in [Table 2](#page-11-1).

| <b>SWITCHING FREQUENCY</b> | <b>VSENSE PIN VOLTAGE</b>   |
|----------------------------|-----------------------------|
| 570 kHz                    | VSENSE ≥ 0.6 V              |
| 570 kHz / 2                | $0.6 V > VSENSE \geq 0.4 V$ |
| 570 kHz / 4                | $0.4 V > VSENSE \geq 0.2 V$ |
| 570 kHz / 8                | 0.2 V > VSENSE              |

**Table 2. Switching Frequency Conditions**

#### **8.3.10 Overvoltage Transient Protection**

The TPS54231 device incorporates an overvoltage transient-protection (OVTP) circuit to minimize output voltage overshoot when recovering from output fault conditions or strong unload transients. The OVTP circuit includes an overvoltage comparator to compare the VSENSE pin voltage and internal thresholds. When the VSENSE pin voltage goes above 109%  $\times$  V<sub>ref</sub>, the high-side MOSFET is forced off. When the VSENSE pin voltage falls below 107%  $\times$  V<sub>ref</sub>, the high-side MOSFET is enabled again.

#### **8.3.11 Thermal Shutdown**

The device implements an internal thermal shutdown to protect the device if the junction temperature exceeds 165°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds the thermal trip threshold. When the die temperature decreases below 165°C, the device reinitiates the power-up sequence.

#### <span id="page-12-0"></span>**8.4 Device Functional Modes**

#### **8.4.1 Eco-mode™**

The TPS54231 device is designed to operate in pulse skipping Eco-mode at light load currents to boost light load efficiency. When the peak inductor current is lower than 100 mA (typical), the COMP pin voltage falls to 0.5 V (typical) and the device enters Eco-mode . When the device is in Eco-mode, the COMP pin voltage is clamped at 0.5 V internally which prevents the high-side integrated MOSFET from switching. The peak inductor current must rise above 100 mA for the COMP pin voltage to rise above 0.5 V and exit Eco-mode. Because the integrated current comparator catches the peak inductor current only, the average load current entering Eco-mode varies with the applications and external output filters.

#### **8.4.2 Operation With VIN < 3.5 V**

The device is recommended to operate with input voltages above 3.5 V. The typical VIN UVLO threshold is not specified and the device can operate at input voltages down to the UVLO voltage. At input voltages below the actual UVLO voltage, the device does not switch. If the EN pin is externally pulled up or left floating, the device becomes active when the VIN pin passes the UVLO threshold. Switching begins when the slow-start sequence is initiated.

#### **8.4.3 Operation With EN Control**

The enable threshold voltage is 1.25 V (typical). With the EN pin is held below that voltage the device is disabled and switching is inhibited even if the VIN pin is above the UVLO threshold. The IC quiescent current is reduced in this state. If the EN voltage increases above the threshold while the VIN pin is above the UVLO threshold, the device becomes active. Switching is enabled, and the slow-start sequence is initiated.

# <span id="page-13-0"></span>**9 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-13-1"></span>**9.1 Application Information**

The TPS54231 device is typically used as a step-down converter, which converts a voltage from 3.5 V to 28 V to a lower voltage. WEBENCH software is available to aid in the design and analysis of circuits.



<span id="page-13-3"></span>For additional design needs, see the following devices:

## **9.2 Typical Application**

<span id="page-13-2"></span>



#### <span id="page-13-5"></span>**9.2.1 Design Requirements**

For this design example, use the parameters listed in [Table 3](#page-13-4) as the input parameters.



<span id="page-13-4"></span>

#### <span id="page-14-0"></span>**9.2.2 Detailed Design Procedure**

The following design procedure can be used to select component values for the TPS54231 device. Alternately, the WEBENCH Software can be used to generate a complete design. The WEBENCH Software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

#### *9.2.2.1 Switching Frequency*

The switching frequency for the TPS54231 device is fixed at 570 kHz.

#### *9.2.2.2 Output Voltage Set Point*

<span id="page-14-1"></span>The output voltage of the TPS54231 device is externally adjustable using a resistor divider network. As shown in [Figure 10](#page-13-5), this divider network is comprised of R5 and R6. The relationship of the output voltage to the resistor divider is given by [Equation 4](#page-14-1) and [Equation 5.](#page-14-2)

$$
R6 = \frac{R5 \times V_{REF}}{V_{OUT} - V_{REF}}
$$
\n
$$
V_{OUT} = V_{REF} \times \left[\frac{R5}{R6} + 1\right]
$$
\n(4)

<span id="page-14-2"></span>Select a value of R5 to be approximately 10 kΩ. Slightly increasing or decreasing the value of R5 can result in closer output-voltage matching when using standard value resistors. In this design, R4 = 10.2 k $\Omega$  and R = 3.24 kΩ, resulting in a 3.31-V output voltage. The 0-Ω resistor R4 is provided as a convenient location to break the control loop for stability testing.

#### *9.2.2.3 Input Capacitors*

The TPS54231 device requires an input decoupling capacitor and, depending on the application, a bulk input capacitor. The typical recommended value for the decoupling capacitor is 10 μF. A high-quality ceramic type X5R or X7R is recommended. The voltage rating should be greater than the maximum input voltage. A smaller value can be used as long as all other requirements are met; however a value of 10 μF has been shown to work well in a wide variety of circuits. Additionally, some bulk capacitance may be required, especially if the TPS54231 device circuit is not located within about 2 inches from the input voltage source. The value for this capacitor is not critical but should be rated to handle the maximum input voltage including ripple voltage, and should filter the output so that input ripple voltage is acceptable. For this design two 4.7-μF capacitors are used for the input decoupling capacitor. The capacitors are X7R dielectric rated for 50 V. The equivalent series resistance (ESR) is approximately 2 mΩ, and the current rating is 3 A. Additionally, a small 0.01-μF capacitor is included for high frequency filtering.

Use [Equation 6](#page-14-3) to calculate the input ripple voltage.

$$
\Delta V_{IN} = \frac{I_{OUT(MAX)} \times 0.25}{C_{BULK} \times f_{SW}} + (I_{OUT(MAX)} \times ESR_{MAX})
$$

where

- $I_{\text{OUT} (MAX)}$  is the maximum load current
- $f_{SW}$  is the switching frequency
- $C_{\text{BULK}}$  is the bulk capacitor value
- $ESR_{MAX}$  is the maximum series resistance of the bulk capacitor  $(6)$

<span id="page-14-3"></span> $\Delta V_{IN} = \frac{V_{OUT(MAX)} \times 0.23}{C_{BULK} \times f_{SW}} + (I_{OUT(MAX)} \times ESR_{MAX})$ <br>where<br>
•  $I_{OUT(MAX)}$  is the maximum load current<br>
•  $f_{SW}$  is the switching frequency<br>
•  $C_{BULK}$  is the bulk capacitor value<br>
•  $ESR_{MAX}$  is the maximum series resistance of The maximum RMS ripple current must also be checked. For worst case conditions, use [Equation 7](#page-14-4) to calculate the maximum-RMS input ripple current,  $I_{CIN(RMS)}$ .

$$
I_{\text{CIN(RMS)}} = \frac{I_{\text{OUT(MAX)}}}{2} \tag{7}
$$

<span id="page-14-4"></span>In this case, the input ripple voltage is 113 mV and the RMS ripple current is 1 A.

#### **NOTE**

The actual input voltage ripple is greatly affected by parasitics associated with the layout and the output impedance of the voltage source.

The actual input voltage ripple for this circuit is listed in [Table 3](#page-13-4) and is larger than the calculated value. This measured value is still below the specified input limit of 300 mV. The maximum voltage across the input capacitors would be V<sub>IN(MAX)</sub> plus  $\Delta V_{IN}$  / 2. The selected bulk and bypass capacitors are each rated for 50 V and the ripple current capacity is greater than 3 A, both providing ample margin. The maximum ratings for voltage and current must not be exceeded under any circumstance.

#### *9.2.2.4 Output Filter Components*

Two components need to be selected for the output filter, L1 and C2. Because the TPS54231 device is an externally compensated device, a wide range of filter component types and values can be supported.

#### **9.2.2.4.1 Inductor Selection**

<span id="page-15-6"></span>To calculate the minimum value of the output inductor, use [Equation 8.](#page-15-6)

$$
L_{MIN} = \frac{V_{OUT(MAX)} \times (V_{IN(MAX)} - V_{OUT})}{V_{IN(MAX)} \times K_{IND} \times I_{OUT} \times f_{SW}}
$$

where

 $K_{\text{IND}}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current current (8)

In general, this value is at the discretion of the designer; however, the following guidelines may be used. For designs using low-ESR output capacitors such as ceramics, a value as high as  $K_{\text{IND}} = 0.3$  may be used. When using higher ESR output capacitors,  $K_{IND} = 0.2$  yields better results.

For this design example, use  $K_{\text{IND}} = 0.3$  and the minimum inductor value is calculated as 8.5 µH. For this design, a large value was selected: 10 μH.

<span id="page-15-1"></span><span id="page-15-0"></span>For the output filter inductor, do not exceed the RMS current and saturation current ratings. Use [Equation 9](#page-15-0) to calculate the inductor ripple current  $(I_{\text{LPP}})$ .

$$
I_{LPP} = \frac{V_{OUT} \times (V_{IN(MAX)} - V_{OUT})}{V_{IN(MAX)} \times L_{OUT} \times f_{SW} \times 0.8}
$$
\n(9)

<span id="page-15-3"></span><span id="page-15-2"></span>Use [Equation 10](#page-15-2) to calculate the RMS inductor current.

$$
I_{L(RMS)} = \sqrt{I^2 \text{OUT}(MAX) + \frac{1}{12} \times I^2 LPP}
$$
\n(10)

<span id="page-15-5"></span><span id="page-15-4"></span>Use [Equation 11](#page-15-4) to calculate the peak inductor current.

$$
I_{L(PK)} = I_{OUT(MAX)} + \frac{I_{LPP}}{2}
$$
\n(11)

For this design, the RMS inductor current is 2.008 A and the peak inductor current is 2.32 A. The selected inductor is a Coilcraft MSS1038-103NL, 10 μH. This inductor has a saturation current rating of 3.04 A and an RMS current rating of 2.90 A, which meets these requirements. Smaller or larger inductor values can be used depending on the amount of ripple current the designer wants to allow so long as the other design requirements are met. Larger value inductors will have lower AC current and result in lower output voltage ripple, while smaller inductor values will increase AC current and output voltage ripple. In general, inductor values for use with the TPS54231 device are in the range of 6.8 μH to 47μH.

#### **9.2.2.4.2 Capacitor Selection**

The important design factors for the output capacitor are DC voltage rating, ripple current rating, and equivalent series resistance (ESR). The DC voltage and ripple current ratings cannot be exceeded. The ESR is important because along with the inductor current it determines the amount of output ripple voltage. The actual value of the output capacitor is not critical, but some practical limits do exist. Consider the relationship between the desired closed-loop crossover frequency of the design and LC corner frequency of the output filter. In general, keeping the closed-loop crossover frequency at less than 1/5 of the switching frequency is desired. With high switching frequencies such as the 570-kHz frequency of this design, internal circuit limitations of the TPS54231 device limit the practical maximum crossover frequency to about 25 kHz. In general, the closed-loop crossover frequency should be higher than the corner frequency determined by the load impedance and the output capacitor. Use [Equation 12](#page-16-4) to calculate the limits of the minimum capacitor value for the output filter.

<span id="page-16-4"></span>
$$
C_{O(MIN)} = 1/(2 \times \pi \times R_O \times F_{CO(MAX)})
$$

where

- R<sub>O</sub> is the output load impedance  $(V_0 / I_0)$
- $F_{COMAX}$  is the desired crossover frequency (12)

<span id="page-16-0"></span>For a desired maximum crossover of 25 kHz the minimum value for the output capacitor is approximately 3.6 μF. This value may not satisfy the output ripple voltage requirement. Use [Equation 13](#page-16-0) to estimate the output ripple voltage.

$$
V_{\text{OPP}} = I_{\text{LPP}} \left[ \frac{(D - 0.5)}{4 \times f_{\text{SW}} \times C_{\text{O}}} + R_{\text{ESR}} \right]
$$

<span id="page-16-1"></span>where

- $D = Duty cycle (V_{OUT} / V_{IN})$
- $C<sub>O</sub>$  = Output Capacitance
- $R_{ESR}$  = Equivalent series resistance of the output capacitors (13)

The peak-to-peak output voltage ripple consists of two terms. The first term is because of the AC ripple current  $(I<sub>1PP</sub>)$  charging and discharging the output capacitance in each switching cycle and the second term is because of the AC ripple current in the ESR of the output capacitor. These two terms could be out of phase and may add or subtract depending on the duty cycle. The required capacitance and ESR of the output filter capacitor must be selected to meet the allowable output ripple voltage requirement as specified in the initial design parameters.

<span id="page-16-3"></span><span id="page-16-2"></span>Use [Equation 14](#page-16-2) to calculate the maximum RMS ripple current in the output capacitor.

$$
I_{\text{COUT(RMS)}} = \frac{1}{\sqrt{12}} \times I_{\text{LPP}} \tag{14}
$$

For this design example, two 47-μF ceramic output capacitors are selected for C8 and C9. These capacitors are TDK C3216X5R0J476M, rated at 6.3 V with a maximum ESR of 2 mΩ and a ripple current rating in excess of 3 A. The calculated total RMS ripple current is 184 mA (92 mA each) and the maximum total ESR required is 56 mΩ. These output capacitors exceed the requirements by a wide margin and result in a reliable, highperformance design.

#### **NOTE**

The actual capacitance in circuit may be less than the catalog value when the output is operating at the desired output of 3.3 V.

The selected output capacitor must be rated for a voltage greater than the desired output voltage plus half of the ripple voltage. Any derating amount must also be included. Other capacitor types work well with the TPS54231 device, depending on the needs of the application.

#### **[TPS54231](http://www.ti.com/product/tps54231?qgpn=tps54231)**

SLUS851D –OCTOBER 2008–REVISED OCTOBER 2014

#### *9.2.2.5 Compensation Components*

The external compensation used with the TPS54231 device allows for a wide range of output filter configurations. A large range of capacitor values and types of dielectric are supported. The design example uses ceramic X5R dielectric output capacitors, but other types are supported.

A Type II compensation scheme is recommended for the TPS54231 device. The compensation components are selected to set the desired closed-loop crossover frequency and phase margin for output filter components. The Type II compensation has the following characteristics: a DC gain component, a low frequency pole, and a mid frequency zero-pole pair. The required compensation components are a resistor,  $R_z$ , in series with a capacitor,  $R<sub>z</sub>$ , from the COMP pin to ground and a capacitor,  $C<sub>P</sub>$ , in parallel with  $R<sub>z</sub>$  and  $C<sub>z</sub>$  from the COMP pin to ground.

<span id="page-17-2"></span>Use [Equation 15](#page-17-2) to calculate the DC gain.

$$
G_{DC} = \frac{V_{ggm} \times V_{REF}}{V_{O}}
$$

where

\n- $$
V_{\text{ggm}} = 800
$$
\n- $V_{\text{REF}} = 0.8 \, \text{V}$
\n
\n(15)

<span id="page-17-1"></span><span id="page-17-0"></span>Use [Equation 16](#page-17-0) to calculate the low-frequency pole.

$$
F_{PO} = 1/(2 \times \pi \times R_{OA} \times C_Z)
$$
 (16)

<span id="page-17-3"></span>Use [Equation 17](#page-17-3) to calculate the mid-frequency zero.

$$
F_{Z1} = 1/(2 \times \pi \times R_Z \times C_Z) \tag{17}
$$

<span id="page-17-4"></span>Use [Equation 18](#page-17-4) to calculate the mid-frequency pole.

$$
F_{P1} = 1/(2 \times \pi \times R_Z \times C_P)
$$
\n(18)

The first step is to select the closed-loop crossover frequency. In general, the closed-loop crossover frequency should be less than 1/8 of the minimum operating frequency. However, for the TPS54231 device, not exceeding 25 kHz for the maximum closed-loop crossover frequency is recommended. The second step is to calculate the required gain and phase boost of the crossover network. By definition, the gain of the compensation network must be the inverse of the gain of the modulator and output filter. For this design example, where the ESR zero is much higher than the closed-loop crossover frequency, the gain of the modulator and output filter can be approximated by [Equation 19:](#page-17-5)

Gain = 
$$
-20 \log(2 \times \pi \times R_{\text{SENSE}} \times F_{\text{CO}} \times C_0) + 3
$$

where

• 
$$
R_{\text{SENSE}} = 1 \Omega / 9
$$

#### •  $F_{CO}$  = Closed-loop crossover frequency

•  $C_0 =$  Output capacitance (19)

<span id="page-17-6"></span>Use [Equation 20](#page-17-6) to calculate the phase loss.

PL = 
$$
a \tan(2 \times \pi \times F_{CO} \times R_{FSR} \times C_{O}) - a \tan(2 \times \pi \times F_{CO} \times R_{O} \times C_{O}) - 10
$$

where

 $R_{ESR}$  = Equivalent series resistance of the output capacitor

•  $R_0 = V_0 / I_0$  (20)

<span id="page-17-5"></span>Gain =  $-20 \log (2 \times \pi \times R_{\text{SENSE}} \times F_{CO} \times C_O) + 3$ <br>
where<br>
•  $R_{\text{SENSE}} = 1 \Omega / 9$ <br>
•  $F_{CO} = \text{Closed-loop crossover frequency}$ <br>  $C_O = \text{Output capacitance}$ <br>
Equation 20 to calculate the phase loss.<br>
PL =  $a \tan (2 \times \pi \times F_{CO} \times R_{\text{ESR}} \times C_O) - a \tan (2 \times \pi \times F_{CO} \times R_O \times C_O) - 10$ <br>
whe Now that the phase loss is known, the required amount of phase boost to meet the phase margin requirement can be determined. Use [Equation 21](#page-17-7) to calculate the required phase boost.

<span id="page-17-7"></span>where

- $\bullet$  PM = the desired phase margin
- $PL =$  the phase loss calculated in [Equation 20](#page-17-6)  $(21)$

<span id="page-18-4"></span>A zero-pole pair of the compensation network will be placed symmetrically around the intended closed-loop frequency to provide maximum phase boost at the crossover point. The amount of separation can be determined by [Equation 22](#page-18-4). Use [Equation 23](#page-18-5) and [Equation 24](#page-18-6) to calculate the resultant zero and pole frequencies.

$$
k = \tan\left(\frac{PB}{2} + 45\deg\right)
$$
\n
$$
F_{Z1} = \frac{F_{CO}}{I}
$$
\n(22)

<span id="page-18-5"></span>
$$
K\tag{23}
$$

$$
F_{p_1} = F_{CO} \times k \tag{24}
$$

<span id="page-18-6"></span><span id="page-18-1"></span><span id="page-18-0"></span>The low-frequency pole is set so that the gain at the crossover frequency is equal to the inverse of the gain of the modulator and output filter. Because of the relationships of the pole and zero frequencies, use [Equation 25](#page-18-0) to calculate the value of  $R_z$ .

$$
R_Z = \frac{2 \times \pi \times F_{CO} \times V_O \times C_O \times R_{OA} \times 0.91}{GM_{COMP} \times V_{ggm} \times V_{REF}}
$$

where

- $V_{\Omega}$  = Output voltage
- $C_0$  = Output capacitance
- $F_{CO}$  = Desired crossover frequency

•  $R_{OA} = 8.696 M\Omega$ 

• 
$$
GM_{\text{COMP}} = 9 \text{ A/V}
$$

• 
$$
V_{\text{ggm}} = 800
$$

$$
\bullet \quad V_{REF} = 0.8 \text{ V} \tag{25}
$$

<span id="page-18-7"></span>With the value of  $R_Z$  known, use [Equation 26](#page-18-7) and [Equation 27](#page-18-8) to calculate the values of  $C_Z$  and  $C_P$ .

$$
C_Z = \frac{1}{2 \times \pi \times F_{Z1} \times R_z}
$$
\n
$$
C_p = \frac{1}{\sqrt{2\pi \times F_{Z1} \times R_z}}
$$
\n
$$
(26)
$$

*P*  $\times \pi \times F_{\text{m}} \times R$  $2 \times \pi \times F_{p_1}$ (27)

<span id="page-18-8"></span> $p_1 \times R_z$ <br>wo 47-µF output capa<br>d value when the ca<br>output capacitance m<br>r frequency is 25 kHz<br>d Equation 20, the ou<br>es<br>ase margin, Equation<br>quation 23, and Equation<br>quation 23, and Equation<br>alculate the value of F<br> $\frac{250$ For this design, the two 47-μF output capacitors are used. For ceramic capacitors, the actual output capacitance is less than the rated value when the capacitors have a DC bias voltage applied which occurs in a DC-DC converter. The actual output capacitance may be as low as 41 μF. The combined ESR is approximately 0.002 Ω.

The desired crossover frequency is 25 kHz.

Using [Equation 19](#page-17-5) and [Equation 20](#page-17-6), the output stage gain and phase loss are equivalent as:

 $Gain = 5.9$  dB

 $PL = -93.8$  degrees

For 60 degrees of phase margin, [Equation 21](#page-17-7) requires 63.9 degrees of phase boost.

Use [Equation 22,](#page-18-4) [Equation 23,](#page-18-5) and [Equation 24](#page-18-6) to calculate the zero and pole frequencies of the following values:

 $F_{71} = 5798$  Hz  $F_{P1} = 107.8$  kHz

<span id="page-18-3"></span><span id="page-18-2"></span>Use [Equation 25](#page-18-0) to calculate the value of  $R<sub>z</sub>$ .

$$
Rz = \frac{2 \times \pi \times 25000 \times 3.3 \times 41 \times 10^{-6} \times 8.696 \times 10^{6} \times 0.91}{9 \times 800 \times 0.8} = 29.2 \times 10^{3} \text{ }\Omega
$$
 (28)

<span id="page-19-2"></span><span id="page-19-0"></span>With the value of R<sub>z</sub> set to the standard value of 29.4 kΩ, the values of C<sub>z</sub> and C<sub>P</sub> can be calculated using [Equation 26](#page-18-7) and [Equation 27.](#page-18-8)

$$
Cz = \frac{1}{2 \times \pi \times 5798 \times 29400} = 934 \text{ pF}
$$
\n
$$
Cp = \frac{1}{2 \times \pi \times 107800 \times 29400} = 50 \text{ pF}
$$
\n(29)

<span id="page-19-1"></span>Referring to [Figure 10](#page-13-5) and using standard values for R3, C6, and C7, the calculated values are as follows:

 $R3 = 29.4$  kΩ  $C6 = 1000 pF$  $C7 = 47 pF$ 

[Figure 16](#page-21-0) shows the measured overall loop response for the circuit. The actual closed-loop crossover frequency is higher than intended at about 25 kHz which is primarily because of variation in the actual values of the output filter components and tolerance variation of the internal feed-forward gain circuitry. Overall, the design has greater than 60 degrees of phase margin and will be completely stable over all combinations of line and load variability.

#### *9.2.2.6 Bootstrap Capacitor*

Every TPS54231 design requires a bootstrap capacitor, C4. The bootstrap capacitor must be 0.1 μF. The bootstrap capacitor is located between the PH pin and BOOT pin. The bootstrap capacitor should be a highquality ceramic type with X7R or X5R grade dielectric for temperature stability.

#### *9.2.2.7 Catch Diode*

The TPS54231 device is designed to operate using an external catch diode between the PH and GND pins. The selected diode must meet the absolute maximum ratings for the application. The Reverse voltage must be higher than the maximum voltage at the PH pin, which is  $V_{IN(MAX)}$  + 0.5 V. The peak current must be greater than  $I_{\text{OUT}(MAX)}$  plus on half the peak-to-peak inductor current. The forward-voltage drop should be small for higher efficiencies. The catch diode conduction time is (typically) longer than the high-side FET on time, so attention paid to diode parameters can make a marked improvement in overall efficiency. Additionally, check that the selected device is capable of dissipating the power losses. For this design, a Diodes, Inc. B240A is selected, with a reverse voltage of 40 V, forward current of 2 A, and a forward voltage drop of 0.5 V.

#### *9.2.2.8 Output Voltage Limitations*

<span id="page-19-3"></span>Because of the internal design of the TPS54231 device, any given input voltage has both upper and lower output voltage limits. The upper limit of the output-voltage set point is constrained by the maximum duty cycle of 91% and is with [Equation 31](#page-19-3).

$$
V_{O(MAX)} = 0.91 \times \left( \left( V_{IN(MIN)} - I_{O(MAX)} \times R_{DS(on)max} \right) + V_D \right) - \left( I_{O(MAX)} \times R_L \right) - V_D
$$

where

- $V_{IN(MIN)} =$  Minimum input voltage
- $\bullet$  I<sub>O(MAX)</sub> = Maximum load current
- $V_D$  = Catch diode forward voltage
- $R_1 =$  Output inductor series resistance (31)

The equation assumes the maximum ON resistance for the internal high-side FET.

The lower limit is constrained by the minimum controllable on time which can be as high as 130 ns at 25°C junction temperature.

<span id="page-20-0"></span>Use [Equation 32](#page-20-0) to calculate the approximate minimum output voltage for a given input voltage and minimum load current.

$$
V_{O(MIN)} = 0.096 \times \left( \left( V_{IN(MAX)} - I_{O(MIN)} \times R_{DS(on)min} \right) + V_D \right) - \left( I_{O(MIN)} \times R_L \right) - V_D
$$

where

•  $V_{IN(MAX)} =$  Maximum input voltage

- $\bullet$  I<sub>O(MIN)</sub> = Minimum load current
- $V_D$  = Catch diode forward voltage
- $R_1 =$  Output inductor series resistance (32)

The normal ON resistance for the high-side FET in [Equation 32](#page-20-0) is assumed. [Equation 32](#page-20-0) accounts for worst case variation of operating-frequency set point. Any design operating near the operational limits of the device should be carefully checked to ensure proper functionality.

#### *9.2.2.9 Power Dissipation Estimate*

The following formulas show how to estimate the device power dissipation under continuous-conduction mode (CCM) operations. These formulas should not be used if the device is working in the discontinuous conduction mode (DCM) or pulse-skipping Eco-mode.

The device power dissipation includes:

```
1. Conduction loss:
```

```
Pcon = I_{OUT}^2 \times R_{DS(on)} \times V_{OUT} / V_{IN}
```
where

- $\bullet$  I<sub>OUT</sub> is the output current (A)
- R<sub>DS(on)</sub> is the on-resistance of the high-side MOSFET  $(\Omega)$
- $V_{\text{OUT}}$  is the output voltage (V)
- $V_{IN}$  is the input voltage (V)
- 2. Switching loss:

 $\mathsf{Psw} = 0.5 \times 10^{3} \times \mathsf{V_{IN}}^2 \times \mathsf{I_{OUT}} \times f_{SW}$ 

where

- $f_{SW}$  is the switching frequency (Hz)
- 3. Gate charge loss:

 $Pgc = 22.8 \times 10^{-9} \times f_{SW}$ 

4. Quiescent current loss:  $Pq = 0.075 \times 10^{-3} \times V_{IN}$ 

### Therefore:

 $Ptot = Pcon + Psw + Pgc + Pq$ 

where

• Ptot is the total device power dissipation (W)

For given  $T_A$  :

 $T_J = T_A + Rth \times Ptot$ 

where

- T<sub>J</sub> is the junction temperature (°C)
- $T_A$  is the ambient temperature (°C)
- Rth is the thermal resistance of the package (°C/W)

For given  $T_{JMAX} = 150^{\circ}$ C:

 $T_{AMAX} = T_{JMAX} - Rth \times Ptot$ 

where

- $T_{AMAX}$  is maximum ambient temperature (°C)
- $T_{JMAX}$  is maximum junction temperature ( $°C$ )

## **9.2.3 Application Curves**

<span id="page-21-0"></span>

**[TPS54231](http://www.ti.com/product/tps54231?qgpn=tps54231)** SLUS851D –OCTOBER 2008 –REVISED OCTOBER 2014

<span id="page-22-0"></span>

**[TPS54231](http://www.ti.com/product/tps54231?qgpn=tps54231)** SLUS851D –OCTOBER 2008–REVISED OCTOBER 2014



# <span id="page-23-0"></span>**10 Power Supply Recommendations**

The device is designed to operate from an input-voltage supply range between 3.5 V and 28 V. This input supply should be well regulated. If the input supply is located more than a few inches from the converter additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 100 μF is a typical choice.

## <span id="page-23-1"></span>**11 Layout**

## <span id="page-23-2"></span>**11.1 Layout Guidelines**

The VIN pin should be bypassed to ground with a low-ESR ceramic bypass capacitor. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the VIN pin, and the anode of the catch diode. The typical recommended bypass capacitance is 10-μF ceramic with a X5R or X7R dielectric and the optimum placement is closest to the VIN pins and the source of the anode of the catch diode. [Figure 24](#page-24-3) shows a PCB layout example. The GND pin should be tied to the PCB ground plane at the pin of the IC. The source of the low-side MOSFET should be connected directly to the top side PCB ground area used to tie together the ground sides of the input and output capacitors as well as the anode of the catch diode. The PH pin should be routed to the cathode of the catch diode and to the output inductor. Because the PH connection is the switching node, the catch diode and output inductor should be located very close to the PH pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. For operation at full rated load, the top-side ground area must provide adequate heat dissipating area. The TPS54231 device uses a fused lead frame so that the GND pin acts as a conductive path for heat dissipation from the die. Many applications have larger areas of internal or back-side ground plane available, and the top-side ground area can be connected to these areas using multiple vias under or adjacent to the device to help dissipate heat. The additional external components can be placed approximately as shown. Obtain acceptable performance with alternate layout schemes may be possible, however this layout has been shown to produce good results and is intended as a guideline.

## <span id="page-24-0"></span>**11.2 Layout Example**



**Figure 24. TPS54231 device Board Layout**

### <span id="page-24-3"></span><span id="page-24-1"></span>**11.3 Estimated Circuit Area**

The estimated printed circuit board area for the components used in the design of [Figure 10](#page-13-5) is 0.68 in<sup>2</sup>. This area does not include test points or connectors.

### <span id="page-24-2"></span>**11.4 Electromagnetic Interference (EMI) Considerations**

As EMI becomes a rising concern in more and more applications, the internal design of the TPS54231 device takes measures to reduce the EMI. The high-side MOSFET gate drive is designed to reduce the PH pin voltage ringing. The internal IC rails are isolated to decrease the noise sensitivity. A package bond wire scheme is used to lower the parasitics effects.

To achieve the best EMI performance, external component selection and board layout are equally important. Follow the steps listed in the *[Detailed Design Procedure](#page-14-0)* section to prevent potential EMI issues.

# <span id="page-25-0"></span>**12 Device and Documentation Support**

## <span id="page-25-1"></span>**12.1 Device Support**

### **12.1.1 Development Support**

For the WEBENCH Software Tool, go to [www.TI.com/WEBENCH.](http://www.TI.com/WEBENCH)

## <span id="page-25-2"></span>**12.2 Trademarks**

Eco-mode, SWIFT, PowerPAD are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## <span id="page-25-3"></span>**12.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# <span id="page-25-4"></span>**12.4 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-25-5"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

3-Aug-2021

### **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





# **PACKAGE MATERIALS INFORMATION**

3-Aug-2021



\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

2. This drawing is subject to change without notice.

3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.

4. This dimension does not include interlead flash.

5. Reference JEDEC registration MS-012, variation AA.

# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>9.</sup> Board assembly site may have different recommendations for stencil design.